是否Rohs认证: | 不符合 | 生命周期: | Obsolete |
包装说明: | DIP, DIP14,.3 | Reach Compliance Code: | not_compliant |
风险等级: | 5.92 | JESD-30 代码: | R-PDIP-T14 |
逻辑集成电路类型: | J-K FLIP-FLOP | 功能数量: | 2 |
端子数量: | 14 | 最高工作温度: | 70 °C |
最低工作温度: | 封装主体材料: | PLASTIC/EPOXY | |
封装代码: | DIP | 封装等效代码: | DIP14,.3 |
封装形状: | RECTANGULAR | 封装形式: | IN-LINE |
电源: | 5 V | 认证状态: | Not Qualified |
子类别: | FF/Latches | 标称供电电压 (Vsup): | 5 V |
表面贴装: | NO | 技术: | TTL |
温度等级: | COMMERCIAL | 端子形式: | THROUGH-HOLE |
端子节距: | 2.54 mm | 端子位置: | DUAL |
触发器类型: | MASTER-SLAVE | Base Number Matches: | 1 |
型号 | 品牌 | 获取价格 | 描述 | 数据表 |
SN74109 | TI |
获取价格 |
DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH PRESET AND CLEAR | |
SN74109J-00 | TI |
获取价格 |
TTL/H/L SERIES, DUAL POSITIVE EDGE TRIGGERED J-KBAR FLIP-FLOP, COMPLEMENTARY OUTPUT, CDIP1 | |
SN74109JP4 | TI |
获取价格 |
SN74109JP4 | |
SN74109N | TI |
获取价格 |
DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH PRESET AND CLEAR | |
SN74109N-00 | TI |
获取价格 |
TTL/H/L SERIES, DUAL POSITIVE EDGE TRIGGERED J-KBAR FLIP-FLOP, COMPLEMENTARY OUTPUT, PDIP1 | |
SN74109NP3 | TI |
获取价格 |
SN74109NP3 | |
SN7410J | ROCHESTER |
获取价格 |
NAND Gate, TTL/H/L Series, 3-Func, 3-Input, TTL, CDIP14, DIP-14 | |
SN7410J-00 | TI |
获取价格 |
TTL/H/L SERIES, TRIPLE 3-INPUT NAND GATE, CDIP14 | |
SN7410JP4 | TI |
获取价格 |
IC,LOGIC GATE,3 3-INPUT NAND,STD-TTL,DIP,14PIN,CERAMIC | |
SN7410N | TI |
获取价格 |
TRIPLE 3-INPUT POSITIVE-NAND GATES |