SN65MLVD201, SN65MLVD203
SN65MLVD206, SN65MLVD207
www.ti.com
SLLS558C–DECEMBER 2002–REVISED JANUARY 2007
MULTIPOINT-LVDS LINE DRIVER AND RECEIVER
1
FEATURES
APPLICATIONS
•
Low-Power High-Speed Short-Reach
Alternative to TIA/EIA-485
Backplane or Cabled Multipoint Data and
Clock Transmission
Cellular Base Stations
Central-Office Switches
Network Switches and Routers
•
Low-Voltage Differential 30-Ω to 55-Ω Line
Drivers and Receivers for Signaling Rates(1)
Up to 200 Mbps
•
•
•
Type-1 Receivers Incorporate 25 mV of
Hysteresis
•
•
•
Type-2 Receivers Provide an Offset (100 mV)
Threshold to Detect Open-Circuit and Idle-Bus
Conditions
DESCRIPTION
•
•
•
•
•
•
Meets or Exceeds the M-LVDS Standard
TIA/EIA-899 for Multipoint Data Interchange
The SN65MLVD201, 203, 206, and 207 are
multipoint-low-voltage differential (M-LVDS) line
drivers and receivers, which are optimized to operate
at signaling rates up to 200 Mbps. All parts comply
with the multipoint low-voltage differential signaling
(M-LVDS) standard TIA/EIA-899. These circuits are
similar to their TIA/EIA-644 standard compliant LVDS
counterparts, with added features to address
multipoint applications. The driver output has been
designed to support multipoint buses presenting
loads as low as 30 Ω, and incorporates controlled
transition times to allow for stubs off of the backbone
transmission line.
Controlled Driver Output Voltage Transition
Times for Improved Signal Quality
-1 V to 3.4 V Common-Mode Voltage Range
Allows Data Transfer With 2 V of Ground Noise
Bus Pins High Impedance When Disabled or
VCC ≤ 1.5 V
100-Mbps Devices Available (SN65MLVD200A,
202A, 204A, 205A)
M-LVDS Bus Power Up/Down Glitch Free
The signaling rate of a line, is the number of voltage transitions
that are made per second expressed in the units bps (bits per
second).
These devices have Type-1 and Type-2 receivers
that detect the bus state with as little as 50 mV of
differential input voltage over
a common-mode
voltage range of -1 V to 3.4 V. The Type-1 receivers
exhibit 25 mV of differential input voltage hysteresis
to prevent output oscillations with slowly changing
signals or loss of input. Type-2 receivers include an
offset threshold to provide a known output state
under open-circuit, idle-bus, and other faults
conditions. The devices are characterized for
operation from –40°C to 85°C.
LOGIC DIAGRAM (POSITIVE LOGIC)
SN65MLVD201, SN65MLVD206
SN65MLVD203, SN65MLVD207
9
3
Y
DE
5
D
DE
RE
10
Z
4
D
4
3
2
RE
R
12
11
A
B
6
7
2
A
B
1
R
1
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
PRODUCTION DATA information is current as of publication date.
Copyright © 2002–2007, Texas Instruments Incorporated
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.