5秒后页面跳转
SN65LVDS32B PDF预览

SN65LVDS32B

更新时间: 2024-02-01 08:39:13
品牌 Logo 应用领域
德州仪器 - TI /
页数 文件大小 规格书
20页 293K
描述
HIGH-SPEED DIFFERENTIAL RECEIVERS

SN65LVDS32B 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:TSSOP
包装说明:TSSOP-16针数:16
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01Factory Lead Time:1 week
风险等级:0.79Is Samacsys:N
差分输出:NO高电平输入电流最大值:0.00001 A
输入特性:DIFFERENTIAL接口集成电路类型:LINE RECEIVER
接口标准:EIA-644; TIA-644JESD-30 代码:R-PDSO-G16
JESD-609代码:e4长度:5 mm
湿度敏感等级:1功能数量:4
端子数量:16最高工作温度:85 °C
最低工作温度:-40 °C最大输出低电流:0.008 A
封装主体材料:PLASTIC/EPOXY封装代码:TSSOP
封装等效代码:TSSOP16,.25封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH峰值回流温度(摄氏度):260
电源:3.3 V认证状态:Not Qualified
最大接收延迟:3 ns接收器位数:4
座面最大高度:1.2 mm子类别:Line Driver or Receivers
最大压摆率:18 mA最大供电电压:3.6 V
最小供电电压:3 V标称供电电压:3.3 V
电源电压1-最大:3.6 V电源电压1-分钟:3 V
电源电压1-Nom:3.3 V表面贴装:YES
技术:CMOS温度等级:INDUSTRIAL
端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)端子形式:GULL WING
端子节距:0.65 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED宽度:4.4 mm
Base Number Matches:1

SN65LVDS32B 数据手册

 浏览型号SN65LVDS32B的Datasheet PDF文件第2页浏览型号SN65LVDS32B的Datasheet PDF文件第3页浏览型号SN65LVDS32B的Datasheet PDF文件第4页浏览型号SN65LVDS32B的Datasheet PDF文件第5页浏览型号SN65LVDS32B的Datasheet PDF文件第6页浏览型号SN65LVDS32B的Datasheet PDF文件第7页 
SN65LVDS32B, SN65LVDT32B, SN65LVDS3486B  
SN65LVDT3486B, SN65LVDS9637B, SN65LVDT9637B  
HIGH-SPEED DIFFERENTIAL RECEIVERS  
SLLS440A – OCTOBER 2000 – REVISED MAY 2001  
SN65LVDS32B  
SN65LVDT32B  
Meets or Exceeds the Requirements of  
ANSI EIA/TIA-644 Standard for Signaling  
Rates up to 400 Mbps  
D PACKAGE  
(TOP VIEW)  
Logic Diagram  
(positive logic)  
Operates With a Single 3.3-V Supply  
G
G
1B  
1A  
V
CC  
1
2
3
4
5
6
7
8
16  
15  
14  
13  
12  
–2-V to 4.4-V Common-Mode Input Voltage  
Range  
4B  
4A  
4Y  
G
SN65LVDT32B  
ONLY (4 Places)  
1A  
1Y  
Differential Input Thresholds <50 mV With  
50 mV of Hysteresis Over Entire  
Common-Mode Input Voltage Range  
1Y  
G
1B  
2Y  
2A  
11 3Y  
10 3A  
2A  
2B  
Integrated 110-Line Termination  
Resistors Offered With the LVDT Series  
2B  
2Y  
3Y  
4Y  
9
GND  
3B  
Propagation Delay Times 4 ns (typ)  
3A  
3B  
4A  
4B  
Active Fail Safe Assures a High-Level  
Output With No Input  
Bus-Pin ESD Protection Exceeds  
15 kV HBM  
Inputs Remain High-Impedance on Power  
Down  
SN65LVDS3486B  
SN65LVDT3486B  
Recommended Maximum Parallel Rate of  
200 M-Transfers/s  
D PACKAGE  
(TOP VIEW)  
Logic Diagram  
(positive logic)  
Available in Small-Outline Package With  
1,27 mm Terminal Pitch  
SN65LVDT3486B  
1B  
1A  
V
CC  
4B  
1
2
3
4
5
6
7
8
16  
15  
14  
13  
12  
ONLY (4 Places)  
1A  
1B  
Pin-Compatible With the AM26LS32,  
MC3486, or µA9637  
1Y  
1Y  
4A  
1,2EN  
1,2EN  
2Y  
4Y  
description  
2A  
2B  
3,4EN  
2Y  
3Y  
4Y  
2A  
11 3Y  
10 3A  
This family of differential line receivers offers  
improved performance and features that imple-  
ment the electrical characteristics of low-voltage  
differential signaling (LVDS). LVDS is defined in  
the TIA/EIA-644 standard. This improved perfor-  
mance represents the second generation of  
receiver products for this standard, providing a  
better overall solution for the cabled environment.  
This generation of products is an extension to TI’s  
overall product portfolio and is not necessarily a  
replacement for older LVDS receivers.  
2B  
3A  
3B  
GND  
9
3B  
3,4EN  
4A  
4B  
SN65LVDS9637B  
SN65LVDT9637B  
D PACKAGE  
(TOP VIEW)  
Logic Diagram  
(positive logic)  
Improved features include an input common-  
mode voltage range 2 V wider than the minimum  
required by the standard. This will allow longer  
cable lengths by tripling the allowable ground  
noise tolerance to 3 V between a driver and  
receiver. TI has additionally introduced an even  
wider input common-mode voltage range of –4 to  
5 V in their SN65LVDS/T33 and SN65LVDS/T34.  
V
1A  
1
2
3
4
8
7
6
5
CC  
1A  
1Y  
2Y  
1B  
1Y  
2Y  
2A  
2B  
1B  
SN65LVDT9637B  
GND  
ONLY  
2A  
2B  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
Signaling rate, 1/t, where t is the minimum unit interval and is expressed in the units bits/s (bits per second)  
Copyright 2001, Texas Instruments Incorporated  
PRODUCTION DATA information is current as of publication date.  
Products conform to specifications per the terms of Texas Instruments  
standard warranty. Production processing does not necessarily include  
testing of all parameters.  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

SN65LVDS32B 替代型号

型号 品牌 替代类型 描述 数据表
SN65LVDS050 TI

功能相似

HIGH-SPEED DIFFERENTIAL LINE DRIVERS AND RECEIVERS
SN65LVDM051 TI

功能相似

HIGH-SPEED DIFFERENTIAL LINE DRIVERS AND RECEIVERS
SN65LVDM050 TI

功能相似

HIGH-SPEED DIFFERENTIAL LINE DRIVERS AND RECEIVERS

与SN65LVDS32B相关器件

型号 品牌 获取价格 描述 数据表
SN65LVDS32B_07 TI

获取价格

HIGH-SPEED DIFFERENTIAL RECEIVERS
SN65LVDS32BD TI

获取价格

HIGH-SPEED DIFFERENTIAL RECEIVERS
SN65LVDS32BDG4 TI

获取价格

HIGH-SPEED DIFFERENTIAL RECEIVERS
SN65LVDS32BDR TI

获取价格

HIGH-SPEED DIFFERENTIAL RECEIVERS
SN65LVDS32BDRG4 TI

获取价格

HIGH-SPEED DIFFERENTIAL RECEIVERS
SN65LVDS32D TI

获取价格

HIGH-SPEED DIFFERENTIAL LINE RECEIVERS
SN65LVDS32DG4 TI

获取价格

HIGH-SPEED DIFFERENTIAL LINE RECEIVERS
SN65LVDS32DR TI

获取价格

HIGH-SPEED DIFFERENTIAL LINE RECEIVERS
SN65LVDS32DRG4 TI

获取价格

HIGH-SPEED DIFFERENTIAL LINE RECEIVERS
SN65LVDS32ID TI

获取价格

QUAD LINE TRANSCEIVER, PDSO16