5秒后页面跳转
SN65LVDS303ZQE PDF预览

SN65LVDS303ZQE

更新时间: 2024-09-16 13:00:47
品牌 Logo 应用领域
德州仪器 - TI /
页数 文件大小 规格书
30页 884K
描述
LINE DRIVER, PBGA80, 5 X 5 MM, PLASTIC, MICRO, BGA-80

SN65LVDS303ZQE 技术参数

生命周期:Obsolete零件包装代码:BGA
包装说明:VFBGA, BGA80,9X9,20针数:80
Reach Compliance Code:unknownECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:5.83
Is Samacsys:N差分输出:YES
驱动器位数:1输入特性:STANDARD
接口集成电路类型:LINE DRIVER接口标准:GENERAL PURPOSE
JESD-30 代码:S-PBGA-B80JESD-609代码:e1
长度:5 mm功能数量:1
端子数量:80最高工作温度:85 °C
最低工作温度:-40 °C封装主体材料:PLASTIC/EPOXY
封装代码:VFBGA封装等效代码:BGA80,9X9,20
封装形状:SQUARE封装形式:GRID ARRAY, VERY THIN PROFILE, FINE PITCH
电源:1.8 V认证状态:Not Qualified
最大接收延迟:座面最大高度:1 mm
子类别:Line Driver or Receivers最大压摆率:25.8 mA
最大供电电压:1.95 V最小供电电压:1.65 V
标称供电电压:1.8 V表面贴装:YES
技术:CMOS温度等级:INDUSTRIAL
端子面层:TIN SILVER COPPER端子形式:BALL
端子节距:0.5 mm端子位置:BOTTOM
宽度:5 mmBase Number Matches:1

SN65LVDS303ZQE 数据手册

 浏览型号SN65LVDS303ZQE的Datasheet PDF文件第2页浏览型号SN65LVDS303ZQE的Datasheet PDF文件第3页浏览型号SN65LVDS303ZQE的Datasheet PDF文件第4页浏览型号SN65LVDS303ZQE的Datasheet PDF文件第5页浏览型号SN65LVDS303ZQE的Datasheet PDF文件第6页浏览型号SN65LVDS303ZQE的Datasheet PDF文件第7页 
SN65LVDS303  
www.ti.com  
SLLS743AJULY 2006REVISED JANUARY 2007  
PROGRAMMABLE 27-BIT DISPLAY SERIAL-INTERFACE TRANSMITTER  
FPC  
cabling  
typically  
interconnects  
the  
FEATURES  
SN65LVDS303 with the display. Compared to  
parallel signaling, the SN65LVDS303 outputs  
significantly reduce the EMI of the interconnect by  
over 20 dB.  
FlatLink™3G Serial-Interface Technology  
Compatible With FlatLink3G Receivers Such  
as SN65LVDS304  
Input Supports 24-bit RGB Video Mode  
Interface  
The SN65LVDS303 supports three power modes  
(shutdown, standby and active) to conserve power.  
When transmitting, the PLL locks to the incoming  
pixel clock, PCLK, and generates an internal  
high-speed clock at the line rate of the data lines.  
The parallel data are latched on the rising or falling  
edge of PCLK, as selected by the external control  
signal CPOL. The serialized data is presented on the  
serial outputs D0 and D1, together with a recreated  
PCLK that is generated from the internal high-speed  
clock and output on CLK. If PCLK stops, the device  
enters a standby mode to conserve power.  
24-Bit RGB Data, 3 Control Bits, 1 Parity Bit  
and 2 Reserved Bits Transmitted over 1 or 2  
Differential Lines  
SubLVDS Differential Voltage Levels  
Effective Data Throughput up to 810 Mbps  
Three Operating Modes to Conserve Power  
Active-Mode QVGA 17.4 mW (typ)  
Active-Mode VGA 28.8 mW (typ)  
Shutdown Mode 0.5 µA (typ)  
Standby Mode 0.5 µA (typ)  
The parallel (CMOS) input bus offers a bus-swap  
feature. The SWAP terminal configures the input  
order of the pixel data to be either R[7:0], G[7:0],  
B[7:0], VS, HS, DE or B[0:7]. G[0:7], R[0:7], VS, HS,  
DE. This gives a PCB designer the flexibility to better  
match the bus to the host controller pinout or to put  
the transmitter device on the top side or the bottom  
side of the PCB.  
Bus Swap for Increased PCB Layout  
Flexibility  
1.8-V Supply Voltage  
ESD Rating > 2 kV (HBM)  
Typical Application: Host-Controller to  
Display-Module Interface  
Pixel Clock Range of 4 MHz–30 MHz  
Failsafe on All CMOS Inputs  
Packaging: 80-Terminal, 5-mm × 5-mm µBGA®  
LCD  
Driver  
Flatlinkä3G  
DESCRIPTION  
The SN65LVDS303 serializer device converts 27  
parallel data inputs to one or two sub-low-voltage  
differential signaling (SubLVDS) serial outputs. It  
loads a shift register with 24 pixel bits and 3 control  
bits from the parallel CMOS input interface. In  
addition to the 27 data bits, the device adds a parity  
bit and two reserved bits into a 30-bit data word.  
Each word is latched into the device by the pixel  
clock (PCLK). The parity bit (odd parity) allows a  
receiver to detect single bit errors. The serial shift  
register is uploaded at 30 or 15 times the pixel-clock  
data rate, depending on the number of serial links  
used. A copy of the pixel clock is output on a  
separate differential output.  
LVDS304  
CLK DATA  
LVDS303  
Application  
Processor  
with  
1
4
7
3
6
9
#
2
5
8
0
RGB  
Video  
Interface  
*
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas  
Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
FlatLink is a trademark of Texas Instruments.  
µBGA is a registered trademark of Tessera, Inc..  
All other trademarks are the property of their respective owners.  
PRODUCTION DATA information is current as of publication date.  
Copyright © 2006–2007, Texas Instruments Incorporated  
Products conform to specifications per the terms of the Texas  
Instruments standard warranty. Production processing does not  
necessarily include testing of all parameters.  

SN65LVDS303ZQE 替代型号

型号 品牌 替代类型 描述 数据表
SN65LVDS303ZQER TI

类似代替

PROGRAMMABLE 27-BIT DISPLAY SERIAL-INTERFACE TRANSMITTER

与SN65LVDS303ZQE相关器件

型号 品牌 获取价格 描述 数据表
SN65LVDS303ZQER TI

获取价格

PROGRAMMABLE 27-BIT DISPLAY SERIAL-INTERFACE TRANSMITTER
SN65LVDS304 TI

获取价格

PROGRAMMABLE 27-BIT PARALLEL-TO-SERIAL RECEIVER
SN65LVDS304ZQER TI

获取价格

PROGRAMMABLE 27-BIT PARALLEL-TO-SERIAL RECEIVER
SN65LVDS305 TI

获取价格

PROGRAMMABLE 27-BIT DISPLAY SERIAL INTERFACE TRANSMITTER
SN65LVDS305ZQE TI

获取价格

PROGRAMMABLE 27-BIT DISPLAY SERIAL INTERFACE TRANSMITTER
SN65LVDS305ZQER TI

获取价格

PROGRAMMABLE 27-BIT DISPLAY SERIAL INTERFACE TRANSMITTER
SN65LVDS306 TI

获取价格

PROGRAMMABLE 27-BIT SERIAL-TO-PARALLEL RECEIVER
SN65LVDS306ZQER TI

获取价格

PROGRAMMABLE 27-BIT SERIAL-TO-PARALLEL RECEIVER
SN65LVDS307 TI

获取价格

PROGRAMMABLE 27-BIT PARALLEL-TO-SERIAL TRANSMITTER
SN65LVDS307ZQCR TI

获取价格

PROGRAMMABLE 27-BIT PARALLEL-TO-SERIAL TRANSMITTER