5秒后页面跳转
SN65LV1224BRHBTG4 PDF预览

SN65LV1224BRHBTG4

更新时间: 2024-11-18 04:51:15
品牌 Logo 应用领域
德州仪器 - TI 线路驱动器或接收器驱动程序和接口接口集成电路
页数 文件大小 规格书
29页 718K
描述
10-MHz To 66-MHz, 10:1 LVDS SERIALIZER/DESERIALIZER

SN65LV1224BRHBTG4 技术参数

是否Rohs认证: 符合生命周期:Obsolete
零件包装代码:QFN包装说明:QFN-32
针数:32Reach Compliance Code:compliant
ECCN代码:EAR99HTS代码:8542.39.00.01
风险等级:5.37Is Samacsys:N
差分输出:NO驱动器位数:1
输入特性:DIFFERENTIAL SCHMITT TRIGGER接口集成电路类型:LINE RECEIVER
接口标准:GENERAL PURPOSEJESD-30 代码:S-PQCC-N32
JESD-609代码:e4长度:5 mm
湿度敏感等级:2功能数量:1
端子数量:32最高工作温度:85 °C
最低工作温度:-40 °C输出特性:DIFFERENTIAL
输出极性:COMPLEMENTARY封装主体材料:PLASTIC/EPOXY
封装代码:HVQCCN封装等效代码:LCC32,.2SQ,20
封装形状:SQUARE封装形式:CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE
峰值回流温度(摄氏度):260电源:3.3 V
认证状态:Not Qualified最大接收延迟:
接收器位数:1座面最大高度:1 mm
子类别:Line Driver or Receivers最大压摆率:95 mA
最大供电电压:3.6 V最小供电电压:3 V
标称供电电压:3.3 V电源电压1-最大:3.6 V
电源电压1-分钟:3 V电源电压1-Nom:3.3 V
表面贴装:YES温度等级:INDUSTRIAL
端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)端子形式:NO LEAD
端子节距:0.5 mm端子位置:QUAD
处于峰值回流温度下的最长时间:NOT SPECIFIED最大传输延迟:10 ns
宽度:5 mmBase Number Matches:1

SN65LV1224BRHBTG4 数据手册

 浏览型号SN65LV1224BRHBTG4的Datasheet PDF文件第2页浏览型号SN65LV1224BRHBTG4的Datasheet PDF文件第3页浏览型号SN65LV1224BRHBTG4的Datasheet PDF文件第4页浏览型号SN65LV1224BRHBTG4的Datasheet PDF文件第5页浏览型号SN65LV1224BRHBTG4的Datasheet PDF文件第6页浏览型号SN65LV1224BRHBTG4的Datasheet PDF文件第7页 
SN65LV1023A  
SN65LV1224B  
www.ti.com  
SLLS621CSEPTEMBER 2004REVISED FEBRUARY 2006  
10-MHz To 66-MHz, 10:1 LVDS SERIALIZER/DESERIALIZER  
FEATURES  
Lock Indicator  
100-Mbps to 660-Mbps Serial LVDS Data  
Payload Bandwidth at 10-MHz to 66-MHz  
System Clock  
No External Components Required for PLL  
28-Pin SSOP and Space Saving 5 × 5 mm QFN  
Packages Available  
Pin-Compatible Superset of  
DS92LV1023/DS92LV1224  
Industrial Temperature Qualified, TA = –40°C  
to 85°C  
Chipset (Serializer/Deserializer) Power  
Consumption <450 mW (Typ) at 66 MHz  
Programmable Edge Trigger on Clock  
Flow-Through Pinout for Easy PCB Layout  
Synchronization Mode for Faster Lock  
DESCRIPTION  
The SN65LV1023A serializer and SN65LV1224B deserializer comprise a 10-bit serdes chipset designed to  
transmit and receive serial data over LVDS differential backplanes at equivalent parallel word rates from 10 MHz  
to 66 MHz. Including overhead, this translates into a serial data rate between 120-Mbps and 792-Mbps payload  
encoded throughput.  
Upon power up, the chipset link can be initialized via a synchronization mode with internally generated SYNC  
patterns or the deserializer can be allowed to synchronize to random data. By using the synchronization mode,  
the deserializer establishes lock within specified, shorter time parameters.  
The device can be entered into a power-down state when no data transfer is required. Alternatively, a mode is  
available to place the output pins in the high-impedance state without losing PLL lock.  
The SN65LV1023A and SN65LV1224B are characterized for operation over ambient air temperature of –40°C to  
85°C.  
1
28  
27  
26  
25  
24  
23  
22  
21  
20  
19  
18  
17  
16  
15  
SYNC1  
SYNC2  
DV  
DV  
AV  
AGND  
PWRDN  
AGND  
CC  
CC  
CC  
2
3
D
IN0  
D
IN1  
D
IN2  
D
IN3  
D
IN4  
D
IN5  
D
IN6  
D
IN7  
D
IN8  
D
IN9  
32 31 30 29 28 27 26 25  
4
D
D
1
24  
23  
22  
21  
20  
19  
18  
17  
AGND  
IN1  
5
2
3
4
5
6
7
8
2
PWRDN  
AGND  
6
IN  
IN  
DB Package  
SN65LV1023A  
Serializer  
7
D +  
D
3
O
RHB Package  
SN65LV1023A  
Serializer  
8
D −  
O
D
IN4  
D
IN5  
D
IN6  
D
IN7  
D
IN8  
D
O+  
D
O−  
9
AGND  
DEN  
AGND  
10  
11  
12  
13  
14  
(Top View)  
AGND  
DEN  
AV  
CC  
TCLK_R/F  
TCLK  
DGND  
DGND  
AGND  
9
10 11 12 13 14 15 16  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas  
Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
PRODUCTION DATA information is current as of publication date.  
Copyright © 2004–2006, Texas Instruments Incorporated  
Products conform to specifications per the terms of the Texas  
Instruments standard warranty. Production processing does not  
necessarily include testing of all parameters.  

SN65LV1224BRHBTG4 替代型号

型号 品牌 替代类型 描述 数据表
SN65LV1224BRHBT TI

类似代替

10-MHz To 66-MHz, 10:1 LVDS SERIALIZER/DESERIALIZER
SN65LV1224BRHBR TI

类似代替

10-MHz To 66-MHz, 10:1 LVDS SERIALIZER/DESERIALIZER
SN65LV1224BRHBRG4 TI

功能相似

10-MHz To 66-MHz, 10:1 LVDS SERIALIZER/DESERIALIZER

与SN65LV1224BRHBTG4相关器件

型号 品牌 获取价格 描述 数据表
SN65LV1224DB TI

获取价格

30 MHZ TO 66MHZ 10:1 LVDS SERIALIZER/DESERIALIZER
SN65LV1224DBG4 TI

获取价格

LINE RECEIVER, PDSO28, GREEN, PLASTIC, SSOP-28
SN65LV1224DBR TI

获取价格

暂无描述
SN65LV1224DBRG4 TI

获取价格

LINE RECEIVER, PDSO28, PLASTIC, SSOP-28
SN65LVCP114 TI

获取价格

14.2-Gbps Quad 1:2-2:1 MUX, Linear-Redriver With Signal Conditioning
SN65LVCP114ZJA TI

获取价格

14.2-Gbps Quad 1:2-2:1 MUX, Linear-Redriver With Signal Conditioning
SN65LVCP1412 TI

获取价格

14.2-GBPS Dual Channel, Dual Mode Linear Equalizer
SN65LVCP1412RLHR TI

获取价格

14.2-GBPS Dual Channel, Dual Mode Linear Equalizer
SN65LVCP1412RLHT TI

获取价格

14.2-GBPS Dual Channel, Dual Mode Linear Equalizer
SN65LVCP1414 TI

获取价格

14.2Gbps 四通道、双模线性均衡器