5秒后页面跳转
SN54AC32J PDF预览

SN54AC32J

更新时间: 2024-09-15 22:59:11
品牌 Logo 应用领域
德州仪器 - TI 栅极逻辑集成电路输入元件
页数 文件大小 规格书
5页 82K
描述
QUADRUPLE 2-INPUT POSITIVE-OR GATES

SN54AC32J 技术参数

生命周期:Obsolete零件包装代码:DIP
包装说明:DIP,针数:14
Reach Compliance Code:unknownHTS代码:8542.39.00.01
风险等级:5.16系列:AC
JESD-30 代码:R-GDIP-T14长度:19.56 mm
负载电容(CL):50 pF逻辑集成电路类型:OR GATE
功能数量:4输入次数:2
端子数量:14最高工作温度:125 °C
最低工作温度:-55 °C封装主体材料:CERAMIC, GLASS-SEALED
封装代码:DIP封装形状:RECTANGULAR
封装形式:IN-LINE传播延迟(tpd):8.5 ns
认证状态:Not Qualified座面最大高度:5.08 mm
最大供电电压 (Vsup):6 V最小供电电压 (Vsup):2 V
标称供电电压 (Vsup):5 V表面贴装:NO
技术:CMOS温度等级:MILITARY
端子形式:THROUGH-HOLE端子节距:2.54 mm
端子位置:DUAL宽度:7.62 mm
Base Number Matches:1

SN54AC32J 数据手册

 浏览型号SN54AC32J的Datasheet PDF文件第2页浏览型号SN54AC32J的Datasheet PDF文件第3页浏览型号SN54AC32J的Datasheet PDF文件第4页浏览型号SN54AC32J的Datasheet PDF文件第5页 
SN54AC32, SN74AC32  
QUADRUPLE 2-INPUT POSITIVE-OR GATES  
SCAS528B – AUGUST 1995 – REVISED SEPTEMBER 1996  
SN54AC32 . . . J OR W PACKAGE  
SN74AC32 . . . D, DB, N, OR PW PACKAGE  
(TOP VIEW)  
EPIC (Enhanced-Performance Implanted  
CMOS) 1-µm Process  
Package Options Include Plastic  
Small-Outline (D), Shrink Small-Outline  
(DB), and Thin Shrink Small-Outline (PW)  
Packages, Ceramic Chip Carriers (FK) and  
Flatpacks (W), and Standard Plastic (N) and  
Ceramic (J) DIPS  
1A  
1B  
1Y  
2A  
2B  
V
CC  
1
2
3
4
5
6
7
14  
13  
12  
11  
10  
9
4B  
4A  
4Y  
3B  
3A  
3Y  
2Y  
GND  
description  
8
The ’AC32 are quadruple 2-input positive-OR  
gates. The devices perform the Boolean function  
Y = A + B or Y = A B in positive logic.  
SN54AC32 . . . FK PACKAGE  
(TOP VIEW)  
The SN54AC32 is characterized for operation  
over the full military temperature range of 55°C  
to 125°C. The SN74AC32 is characterized for  
operation from 40°C to 85°C.  
3
2
1
20 19  
18  
1Y  
NC  
2A  
4
5
6
7
8
4A  
NC  
4Y  
NC  
3B  
17  
16  
15  
14  
FUNCTION TABLE  
(each gate)  
NC  
2B  
INPUTS  
OUTPUT  
Y
9 10 11 12 13  
A
B
X
H
L
H
X
L
H
H
L
NC – No internal connection  
logic symbol  
logic diagram, each gate (positive logic)  
1
1A  
2
A
Y
B
1  
3
6
1Y  
2Y  
3Y  
4Y  
1B  
4
2A  
5
2B  
9
3A  
10  
3B  
12  
4A  
13  
4B  
8
11  
This symbol is in accordance with ANSI/IEEE Std 91-1984 and  
IEC Publication 617-12.  
Pin numbers shown are for the D, DB, J, N, PW, and W packages.  
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
EPIC is a trademark of Texas Instruments Incorporated.  
Copyright 1996, Texas Instruments Incorporated  
PRODUCTION DATA information is current as of publication date.  
Products conform to specifications per the terms of Texas Instruments  
standard warranty. Production processing does not necessarily include  
testing of all parameters.  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

与SN54AC32J相关器件

型号 品牌 获取价格 描述 数据表
SN54AC32W TI

获取价格

QUADRUPLE 2-INPUT POSITIVE-OR GATES
SN54AC373 TI

获取价格

OCTAL D-TYPE TRANSPARENT LATCHES WITH 3-STATE OUTPUTS
SN54AC373_07 TI

获取价格

OCTAL D-TYPE TRANSPARENT LATCHES WITH 3-STATE OUTPUTS
SN54AC373FK TI

获取价格

OCTAL D-TYPE TRANSPARENT LATCHES WITH 3-STATE OUTPUTS
SN54AC373J TI

获取价格

OCTAL D-TYPE TRANSPARENT LATCHES WITH 3-STATE OUTPUTS
SN54AC373-SP TI

获取价格

具有三态输出的八路 D 类透明锁存器
SN54AC373W TI

获取价格

OCTAL D-TYPE TRANSPARENT LATCHES WITH 3-STATE OUTPUTS
SN54AC374 TI

获取价格

OCTAL D TYPE EDGE TRIGGERED FLIP FLOPS WITH 3 STATE OUTPUTS
SN54AC374_03 TI

获取价格

OCTAL D-TYPE EDGE-TRIGGERED FLIP- FLOPS WITH 3-STATE OUTPUTS
SN54AC374_07 TI

获取价格

OCTAL D-TYPE EDGE-TRIGGERED FLIP-FLOPS