5秒后页面跳转
PLS153 PDF预览

PLS153

更新时间: 2024-01-16 13:43:41
品牌 Logo 应用领域
恩智浦 - NXP 可编程逻辑
页数 文件大小 规格书
9页 147K
描述
Programmable logic arrays 18 】 42 】 10

PLS153 技术参数

是否Rohs认证:不符合生命周期:Transferred
包装说明:DIP, DIP20,.3Reach Compliance Code:unknown
风险等级:5.79Is Samacsys:N
架构:PLA-TYPEJESD-30 代码:R-PDIP-T20
JESD-609代码:e0输入次数:18
输出次数:10产品条款数:42
端子数量:20最高工作温度:70 °C
最低工作温度:封装主体材料:PLASTIC/EPOXY
封装代码:DIP封装等效代码:DIP20,.3
封装形状:RECTANGULAR封装形式:IN-LINE
电源:5 V可编程逻辑类型:OT PLD
传播延迟:40 ns认证状态:Not Qualified
子类别:Programmable Logic Devices标称供电电压:5 V
表面贴装:NO技术:TTL
温度等级:COMMERCIAL端子面层:Tin/Lead (Sn/Pb)
端子形式:THROUGH-HOLE端子节距:2.54 mm
端子位置:DUALBase Number Matches:1

PLS153 数据手册

 浏览型号PLS153的Datasheet PDF文件第2页浏览型号PLS153的Datasheet PDF文件第3页浏览型号PLS153的Datasheet PDF文件第4页浏览型号PLS153的Datasheet PDF文件第5页浏览型号PLS153的Datasheet PDF文件第6页浏览型号PLS153的Datasheet PDF文件第7页 
Philips Semiconductors Programmable Logic Devices  
Product specification  
Programmable logic arrays  
(18 × 42 × 10)  
PLS153/A  
DESCRIPTION  
FEATURES  
PIN CONFIGURATIONS  
The PLS153 and PLS153A are two-level  
logic elements, consisting of 42 AND gates  
and 10 OR gates with fusible link connections  
for programming I/O polarity and direction.  
Field-Programmable (Ni-Cr links)  
8 inputs  
N Package  
1
2
3
4
5
6
7
8
9
20  
19  
18  
17  
16  
15  
14  
13  
12  
11  
I
V
CC  
42 AND gates  
0
All AND gates are linked to 8 inputs (I) and  
10 bidirectional I/O lines (B). These yield  
variable I/O gate configurations via 10  
direction control gates (D), ranging from 18  
inputs to 10 outputs.  
I
I
B
B
B
B
B
B
B
B
B
1
2
3
4
5
6
7
0
9
8
7
6
5
4
3
2
1
10 OR gates  
10 bidirectional I/O lines  
Active-High or -Low outputs  
I
I
42 product terms:  
32 logic terms  
I
On-chip T/C buffers couple either True (I, B)  
or Complement (I, B) input polarities to all  
AND gates, whose outputs can be optionally  
linked to all OR gates. Their output polarity, in  
turn, is individually programmable through a  
set of EX-OR gates for implementing  
I
10 control terms  
I
B
I/O propagation delay:  
PLS153: 40ns (max)  
PLS153A: 30ns (max)  
GND 10  
AND/OR or AND/NOR logic functions.  
N = Plastic DIP (300mil-wide)  
The PLS153 and PLS153A are  
Input loading: –100µA (max)  
Power dissipation: 650mW (typ)  
3-State outputs  
field-programmable, enabling the user to  
quickly generate custom patterns using  
standard programming equipment.  
A Package  
I
I
I
V
B
CC  
20 19  
2
1
0
9
TTL compatible  
3
2
1
18  
4
5
6
7
8
B
B
B
B
B
I
I
I
I
I
8
7
6
5
4
3
4
5
6
7
17  
16  
15  
14  
APPLICATIONS  
Random logic  
Code converters  
Fault detectors  
Function generators  
Address mapping  
Multiplexing  
9
10 11 12 13  
GND  
B
B
B
B
2 3  
0
1
A = Plastic Leaded Chip Carrier  
SP00274  
ORDERING INFORMATION  
DESCRIPTION  
ORDER CODE  
DRAWING NUMBER  
0408B  
20-Pin Plastic Dual In-Line, 300mil-wide  
20-Pin Plastic Leaded Chip Carrier  
PLS153N, PLS153AN  
PLS153A, PLS153AA  
0400E  
1
October 22, 1993  
853–0311 11164  

与PLS153相关器件

型号 品牌 描述 获取价格 数据表
PLS153/A NXP PLD FPLA (18 X 32 X 10) TS PLCC

获取价格

PLS153A NXP Programmable logic arrays 18 】 42 】 10

获取价格

PLS153A PHILIPS OT PLD, 40ns, PLA-Type, TTL, PQCC20,

获取价格

PLS153AA NXP Programmable logic arrays 18 】 42 】 10

获取价格

PLS153AA PHILIPS OT PLD, 30ns, PLA-Type, TTL, PQCC20,

获取价格

PLS153AN NXP Programmable logic arrays 18 】 42 】 10

获取价格