5秒后页面跳转
PEX8616-BB50BC PDF预览

PEX8616-BB50BC

更新时间: 2024-01-20 09:05:15
品牌 Logo 应用领域
PLX /
页数 文件大小 规格书
4页 209K
描述
Micro Peripheral IC

PEX8616-BB50BC 技术参数

生命周期:Obsolete包装说明:,
Reach Compliance Code:unknown风险等级:5.8
Base Number Matches:1

PEX8616-BB50BC 数据手册

 浏览型号PEX8616-BB50BC的Datasheet PDF文件第2页浏览型号PEX8616-BB50BC的Datasheet PDF文件第3页浏览型号PEX8616-BB50BC的Datasheet PDF文件第4页 
Version 1.0 2009  
PEX 8616  
PCIe Gen2, 5.0GT/s 16-lane, 4-port Switch  
Features  
ƒ PEX 8616 Vitals  
o 16-lane, 4-port PCIe Gen2 switch  
- Integrated 5.0 GT/s SerDes  
o 19 x 19mm2, 324-pin FCBGA package  
o Typical Power: 1.7 Watts  
The ExpressLaneTM PEX 8616 device offers PCI Express switching  
capability enabling users to add scalable high bandwidth, non-blocking  
interconnection to a wide variety of applications including  
ƒ PEX 8616 Key Features  
o Standards Compliant  
workstations, storage systems, communications platforms,  
embedded systems, and intelligent I/O modules. The PEX 8616 is  
well suited for fan-out, aggregation, and peer-to-peer applications.  
- PCI Express Base Specification, r2.0  
(backwards compatible w/ PCIe r1.0a/1.1)  
- PCI Power Management Spec, r1.2  
- Microsoft Vista Compliant  
- Supports Access Control Services  
- Dynamic link-width control  
- Dynamic SerDes speed control  
o High Performance  
- Non-blocking switch fabric  
- Full line rate on all ports  
- Packet Cut-Thru with 170ns max packet  
latency (x4 to x4)  
- 2KB Max Payload Size  
High Performance & Low Packet Latency  
The PEX 8616 architecture supports packet cut-thru with a maximum  
latency of 170ns (x4 to x4). This, combined with large packet memory and  
non-blocking internal switch architecture, provides full line rate on all ports  
for performance-hungry applications such as servers and switch fabrics.  
The low latency enables applications to achieve high throughput and  
performance. In addition to low latency, the device supports a max payload  
size of 2048 bytes, enabling the user to achieve even higher throughput.  
- Read Pacing (bandwidth throttling)  
- Dual-Cast  
o Flexible Configuration  
Data Integrity  
- Ports configurable as x1, x2, x4, x8  
- Registers configurable with strapping  
pins, EEPROM, I2C, or host software  
- Lane and polarity reversal  
- Compatible with PCIe 1.0a PM  
o Dual-Host & Fail-Over Support  
- Configurable Non-Transparent port  
- Moveable upstream port  
The PEX 8616 provides end-to-end CRC (ECRC) protection and Poison bit  
support to enable designs that require end-to-end data integrity. PLX also  
supports data path parity and memory (RAM) error correction as packets  
pass through the switch.  
Flexible Register & Port Configuration  
- Crosslink port capability  
o Quality of Service (QoS)  
The PEX 8616’s 4 ports can be configured to lane widths of x1, x2, x4, or  
x8. Flexible buffer allocation, along with the device's flexible packet flow  
control, maximizes throughput for applications where more traffic flows in  
the downstream, rather than upstream, direction. Any port can be designated  
as the upstream port, which can be changed dynamically. The PEX 8616 also  
provides several ways to  
- Eight traffic classes per port  
- Weighted round-robin source  
port arbitration  
o Reliability, Availability, Serviceability  
- 2 Hot Plug Ports with native HP Signals  
- All ports hot plug capable thru I2C  
(Hot Plug Controller on every port)  
- ECRC and Poison bit support  
- Data Path parity  
- Memory (RAM) Error Correction  
- INTA# and FATAL_ERR# signals  
- Advanced Error Reporting  
- Port Status bits and GPIO available  
- Per port error diagnostics  
x8  
x4  
configure its registers.  
The device can be  
configured through  
strapping pins, I2C  
PEX 8616  
PEX 8616  
interface, host software,  
or an optional serial  
EEPROM. This allows for  
easy debug during the  
development phase,  
performance monitoring  
during the operation  
phase, and driver or  
software upgrade. Figure  
1 shows some of the  
PEX 8616’s common port  
configurations.  
x4  
x4  
x8  
x4 x4 x4  
x4  
- Performance Monitoring  
Per port payload & header counters  
NT  
PEX 8616  
PEX 8616  
x8  
x4 x2 x2  
Figure 1. Common Port Configurations  

与PEX8616-BB50BC相关器件

型号 品牌 描述 获取价格 数据表
PEX8616-BB50BCF PLX PCI Bus Controller, CMOS, PBGA324, 19 X 19 MM, LEAD FREE, FCBGA-324

获取价格

PEX8617 PLX PCIe Gen 2, 5.0GT/s 16-lane, 4-port Switch

获取价格

PEX8617-BA50BC PLX PCIe Gen 2, 5.0GT/s 16-lane, 4-port Switch

获取价格

PEX8617-BA50BCG PLX PCIe Gen 2, 5.0GT/s 16-lane, 4-port Switch

获取价格

PEX8617BA-AIC4U4DRDK PLX PCIe Gen 2, 5.0GT/s 16-lane, 4-port Switch

获取价格

PEX8618 PLX Flexible & Versatile 16-lane 16-port PCI Express Switch

获取价格