5秒后页面跳转
PALCE16V8Z-25SC PDF预览

PALCE16V8Z-25SC

更新时间: 2024-11-09 23:10:51
品牌 Logo 应用领域
莱迪思 - LATTICE 可编程逻辑光电二极管输入元件时钟
页数 文件大小 规格书
32页 611K
描述
EE CMOS Zero-Power 20-Pin Universal Programmable Array Logic

PALCE16V8Z-25SC 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:SOIC包装说明:PLASTIC, SO-20
针数:20Reach Compliance Code:compliant
ECCN代码:EAR99HTS代码:8542.39.00.01
风险等级:5.66架构:PAL-TYPE
最大时钟频率:33.3 MHzJESD-30 代码:R-PDSO-G20
JESD-609代码:e0长度:12.827 mm
专用输入次数:8I/O 线路数量:8
输入次数:18输出次数:8
产品条款数:64端子数量:20
最高工作温度:75 °C最低工作温度:
组织:8 DEDICATED INPUTS, 8 I/O输出函数:MACROCELL
封装主体材料:PLASTIC/EPOXY封装代码:SOP
封装等效代码:SOP20,.4封装形状:RECTANGULAR
封装形式:SMALL OUTLINE电源:5 V
可编程逻辑类型:EE PLD传播延迟:25 ns
认证状态:Not Qualified座面最大高度:2.6416 mm
子类别:Programmable Logic Devices最大供电电压:5.25 V
最小供电电压:4.75 V标称供电电压:5 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL EXTENDED端子面层:Tin/Lead (Sn/Pb)
端子形式:GULL WING端子节距:1.27 mm
端子位置:DUAL宽度:7.5057 mm
Base Number Matches:1

PALCE16V8Z-25SC 数据手册

 浏览型号PALCE16V8Z-25SC的Datasheet PDF文件第2页浏览型号PALCE16V8Z-25SC的Datasheet PDF文件第3页浏览型号PALCE16V8Z-25SC的Datasheet PDF文件第4页浏览型号PALCE16V8Z-25SC的Datasheet PDF文件第5页浏览型号PALCE16V8Z-25SC的Datasheet PDF文件第6页浏览型号PALCE16V8Z-25SC的Datasheet PDF文件第7页 
PALCE16V8  
COML:H-5/7/10/15/25, Q-10/15/25 IND:H-10/15/25, Q-20/25  
IND:-12/15/25  
PALCE16V8Z COML:-25  
PALCE16V8 and PALCE16V8Z Families  
EE CMOS (Zero-Power) 20-Pin Universal  
Programmable Array Logic  
DISTINCTIVE CHARACTERISTICS  
®
  Pin and function compatible w ith all 20-pin PAL devices  
  Electrically erasable CMOS technology provides reconfigurable logic and full testability  
  High-speed CMOS technology  
— 5-ns propagation delay for “-5” version  
— 7.5-ns propagation delay for “-7” version  
  Direct plug-in replacement for the PAL16R8 series  
  Outputs programmable as registered or combinatorial in any combination  
  Peripheral Component Interconnect (PCI) compliant  
  Programmable output polarity  
  Programmable enable/disable control  
  Preloadable output registers for testability  
  Automatic register reset on pow er up  
  Cost-effective 20-pin plastic DIP, PLCC, and SOIC packages  
  Extensive third-party softw are and programmer support  
  Fully tested for 100% programming and functional yields and high reliability  
  5-ns version utilizes a split leadframe for improved performance  
GENERAL DESCRIPTION  
The PALCE16V8 is an advanced PAL device built with low-power, high-speed, electrically-  
erasable CMOS technology. It is functionally compatible with all 20-pin GAL devices. The  
macrocells provide a universal device architecture. The PALCE16V8 will directly replace the  
PAL16R8, with the exception of the PAL16C1.  
The PALCE16V8Z provides zero standby power and high speed. At 30-µA maximum standby  
current, the PALCE16V8Z allows battery-powered operation for an extended period.  
The PALCE16V8 utilizes the familiar sum-of-products (AND/OR) architecture that allows users to  
implement complex logic functions easily and efficiently. Multiple levels of combinatorial logic  
can always be reduced to sum-of-products form, taking advantage of the very wide input gates  
available in PAL devices. The equations are programmed into the device through floating-gate  
cells in the AND logic array that can be erased electrically.  
The fixed OR array allows up to eight data product terms per output for logic functions. The  
sum of these products feeds the output macrocell. Each macrocell can be programmed as  
registered or combinatorial with an active-high or active-low output. The output configuration  
is determined by two global bits and one local bit controlling four multiplexers in each  
macrocell.  
Publication# 1 6493  
Amendment/0  
Rev: F  
Issue Date: September 2000  

PALCE16V8Z-25SC 替代型号

型号 品牌 替代类型 描述 数据表
GAL16V8D-25LJN LATTICE

完全替代

High Performance E2CMOS PLD Generic Array Log
GAL16V8D-25QJN LATTICE

完全替代

High Performance E2CMOS PLD Generic Array Log
GAL16V8D-25LJ LATTICE

完全替代

High Performance E2CMOS PLD Generic Array Logic

与PALCE16V8Z-25SC相关器件

型号 品牌 获取价格 描述 数据表
PALCE16V8Z-25SC/5 LATTICE

获取价格

EE PLD, 25ns, CMOS, PDSO20,
PALCE16V8Z-25SI LATTICE

获取价格

EE CMOS Zero-Power 20-Pin Universal Programmable Array Logic
PALCE16V8Z-25SI/5 LATTICE

获取价格

EE PLD, 25ns, CMOS, PDSO20,
PALCE20RA10H-10JC ETC

获取价格

Electrically-Erasable PLD
PALCE20RA10H-10JC/4 LATTICE

获取价格

EE PLD, 10ns, CMOS, PQCC28,
PALCE20RA10H-10JC/5 LATTICE

获取价格

EE PLD, 10ns, CMOS, PQCC28,
PALCE20RA10H-10JI ETC

获取价格

Electrically-Erasable PLD
PALCE20RA10H-10JI/4 LATTICE

获取价格

EE PLD, 10ns, CMOS, PQCC28,
PALCE20RA10H-10JI/5 LATTICE

获取价格

EE PLD, 10ns, CMOS, PQCC28,
PALCE20RA10H-10PC ETC

获取价格

Electrically-Erasable PLD