5秒后页面跳转
P1753-30PGMB PDF预览

P1753-30PGMB

更新时间: 2024-09-19 04:11:31
品牌 Logo 应用领域
PYRAMID 内存管理单元微控制器和处理器外围集成电路时钟
页数 文件大小 规格书
21页 187K
描述
SINGLE CHIP, 40MHz CMOS MMU/COMBO

P1753-30PGMB 技术参数

是否无铅:含铅是否Rohs认证:不符合
生命周期:Active零件包装代码:PGA
包装说明:PGA,针数:68
Reach Compliance Code:unknownECCN代码:3A001.A.2.C
HTS代码:8542.31.00.01风险等级:5
Is Samacsys:N其他特性:6 EDAC BITS FOR DETECTION OF DOUBLE ERROR AND CORRECTION OF SINGLE ERROR ON DATA BUS
地址总线宽度:16最长地址转换时间:23 ns
总线兼容性:PACE1750最大时钟频率:30 MHz
外部数据总线宽度:16JESD-30 代码:S-CPGA-P68
低功率模式:NO可寻址页面数量:256
端子数量:68最高工作温度:125 °C
最低工作温度:-55 °C封装主体材料:CERAMIC, METAL-SEALED COFIRED
封装代码:PGA封装形状:SQUARE
封装形式:GRID ARRAY峰值回流温度(摄氏度):NOT SPECIFIED
认证状态:Not Qualified最大供电电压:5.5 V
最小供电电压:4.5 V标称供电电压:5 V
表面贴装:NO技术:CMOS
温度等级:MILITARY端子形式:PIN/PEG
端子位置:PERPENDICULAR处于峰值回流温度下的最长时间:NOT SPECIFIED
uPs/uCs/外围集成电路类型:MEMORY MANAGEMENT UNITBase Number Matches:1

P1753-30PGMB 数据手册

 浏览型号P1753-30PGMB的Datasheet PDF文件第2页浏览型号P1753-30PGMB的Datasheet PDF文件第3页浏览型号P1753-30PGMB的Datasheet PDF文件第4页浏览型号P1753-30PGMB的Datasheet PDF文件第5页浏览型号P1753-30PGMB的Datasheet PDF文件第6页浏览型号P1753-30PGMB的Datasheet PDF文件第7页 
PACE1753  
SINGLE CHIP, 40MHz  
CMOS MMU/COMBO  
FEATURES  
— Illegal address error detection—  
programmable  
— Multi-Master arbitration  
Implements the MIL-STD-1750A Instruction Set  
Architecture for Memory Management and  
Protection of up to 1 Megaword. All mapping  
memory (10,240 bits) for both the MMU and  
BPU functions are included on the chip.  
8-bit extended address latches and drivers on  
chip  
Designed to interface memory to the  
PACE1750A/AE 16-bit, 40 MHz processor.  
Systems can be designed where no WAIT  
states are required up to 40 MHz clock rates  
when using these PACE products.  
Information bus and EDAC transceivers on chip  
20, 30 and 40 MHz operation over the Military  
Temperature Range  
Single 5V ± 10% Power Supply  
System performance and device count are  
optimized when used with the PACE1754  
Processor Interface Circuit (PIC).  
Power Dissipation over Military Temperature  
Range (P Outputs Open)  
D
< 0.20 watts at 20 MHz  
< 0.30 watts at 30 MHz  
< 0.40 watts at 40 MHz  
Provides the following additional functions:  
— EDAC, Error Detection and Correction—or  
parity generation and detection  
Available in:  
— Correct data register—for diagnostics  
— First memory failing address register  
— 64-Pin DIP or Gull Wing (50 Mil Pin centers)  
— 68-Pin Pin Grid Array (PGA) (100 Mil centers)  
— 68-Lead Quad Pack (Leaded Chip Carrier)  
MEMORY MANAGEMENT UNIT AND  
BLOCK PROTECT UNIT “COMBO” —  
FUNCTIONAL DESCRIPTION  
The PACE1753 (COMBO) is a support chip for the  
PACE1750A/AE microprocessor family. It provides the  
following supporting functions to the system:  
1. Memory management and access protection for up  
to 1M words.  
2
Physical memory write protection for up to 1M words  
memory in pages of 1K words each. Separate  
protection is provided for the CPU and for DMA in  
systems which include DMA.  
3. Detection of illegal l/O accesses (as defined by MIL-  
STD-1750A) or access to an unimplemented block  
of memory. In each case an error flag is generated  
to the processor.  
4
Detection of double errors on the data bus and  
correctionofsingleerrors. Anerrorsignalisgenerated  
to the processor when a multiple error is detected.  
5. RDYA generation. Up to three wait states can be  
insertedintheaddressphaseofthebusbygenerating  
a not-ready, RDYA low signal. The number of wait  
states required can be programmed in an internal  
register in the COMBO.  
6. Bus arbitration for up to 4 masters. Arbitration is  
done on a fixed priority basis (i.e. by interconnection  
of hardware). (In 68 pin package only).  
Do c um e nt # MICRO-4 REV D  
Re vise d No ve m b e r 2005  

与P1753-30PGMB相关器件

型号 品牌 获取价格 描述 数据表
P1753-30QGC PYRAMID

获取价格

Memory Management Unit, 16-Bit, 256 Pages, CMOS, CQFP68
P1753-30QGMB PYRAMID

获取价格

SINGLE CHIP, 40MHz CMOS MMU/COMBO
P1753-30QLC PYRAMID

获取价格

Memory Management Unit, 16-Bit, 256 Pages, CMOS, CQFP68
P1753-30QLMB PYRAMID

获取价格

SINGLE CHIP, 40MHz CMOS MMU/COMBO
P1753-40CC PYRAMID

获取价格

Memory Management Unit, 16-Bit, 256 Pages, CMOS, CDIP64
P1753-40CMB PYRAMID

获取价格

SINGLE CHIP, 40MHz CMOS MMU/COMBO
P1753-40GC PYRAMID

获取价格

Memory Management Unit, 16-Bit, 256 Pages, CMOS, CDSO64
P1753-40GMB PYRAMID

获取价格

SINGLE CHIP, 40MHz CMOS MMU/COMBO
P1753-40PGC PYRAMID

获取价格

Memory Management Unit, 16-Bit, 256 Pages, CMOS, CPGA68
P1753-40PGMB PYRAMID

获取价格

SINGLE CHIP, 40MHz CMOS MMU/COMBO