5秒后页面跳转
NB3N3020DTR2G PDF预览

NB3N3020DTR2G

更新时间: 2024-11-26 05:51:55
品牌 Logo 应用领域
安森美 - ONSEMI 时钟
页数 文件大小 规格书
8页 131K
描述
3.3 V, LV-PECL/LV-CMOS Clock Multiplier

NB3N3020DTR2G 技术参数

是否无铅: 不含铅生命周期:Active
零件包装代码:TSSOP包装说明:TSSOP,
针数:16Reach Compliance Code:compliant
HTS代码:8542.39.00.01Factory Lead Time:1 week
风险等级:5.4系列:3N
输入调节:STANDARDJESD-30 代码:R-PDSO-G16
JESD-609代码:e4长度:5 mm
逻辑集成电路类型:PLL BASED CLOCK DRIVER湿度敏感等级:1
功能数量:1反相输出次数:1
端子数量:16实输出次数:2
最高工作温度:85 °C最低工作温度:-40 °C
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:TSSOP封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH峰值回流温度(摄氏度):NOT SPECIFIED
认证状态:Not Qualified座面最大高度:1.2 mm
最大供电电压 (Vsup):3.63 V最小供电电压 (Vsup):2.97 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
温度等级:INDUSTRIAL端子面层:Nickel/Palladium/Gold (Ni/Pd/Au)
端子形式:GULL WING端子节距:0.65 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:4.4 mmBase Number Matches:1

NB3N3020DTR2G 数据手册

 浏览型号NB3N3020DTR2G的Datasheet PDF文件第2页浏览型号NB3N3020DTR2G的Datasheet PDF文件第3页浏览型号NB3N3020DTR2G的Datasheet PDF文件第4页浏览型号NB3N3020DTR2G的Datasheet PDF文件第5页浏览型号NB3N3020DTR2G的Datasheet PDF文件第6页浏览型号NB3N3020DTR2G的Datasheet PDF文件第7页 
NB3N3020  
3.3 V, LV-PECL/LV-CMOS  
Clock Multiplier  
Description  
The NB3N3020 is a high precision, low phase noise selectable clock  
multiplier. The device takes a 5 – 27 MHz fundamental mode parallel  
resonant crystal or a 2 210 MHz LVCMOS single ended clock source  
and generates a differential LVPECL output and a single ended  
LVCMOS/LVTTL output at a selectable clock output frequency which  
is a multiple of the input clock frequency. Three trilevel (Low, Mid,  
High) LVCMOS/LVTTL single ended select pins set one of 26  
possible clock multipliers. An LVCMOS/LVTTL output enable (OE)  
tristates clock outputs when low.  
http://onsemi.com  
MARKING  
DIAGRAM  
16  
16  
NB3N  
3020  
ALYWG  
G
1
TSSOP16  
DT SUFFIX  
CASE 948F  
1
This device is housed in 5 mm x 4.4 mm narrow body TSSOP 16 pin  
package.  
A
L
Y
W
G
= Assembly Location  
= Wafer Lot  
= Year  
= Work Week  
= PbFree Package  
Features  
Selectable Clock Multiplier  
External Loop Filter is Not Required  
LVPECL Differential Output  
(Note: Microdot may be in either location)  
LVCMOS/ LVTTL Outputs  
RMS Period Jitter of 5 ps  
Jitter or Low Phase Noise at 125 MHz [25 MHz Input]:  
PIN CONFIGURATION  
Offset  
100 Hz  
Noise Power  
-95 dBc/Hz  
-107 dBc/Hz  
-112 dBc/Hz  
-117 dBc/Hz  
-117 dBc/Hz  
-134 dBc/Hz  
1
16  
VDD  
X1/CLK  
X2  
OE2  
VDD  
CLK2  
CLK2  
GND  
VDD  
CLK1  
GND  
1 kHz  
10 kHz  
100 kHz  
1 MHz  
10 MHz  
Sel2  
Sel1  
Sel0  
OE1  
Operating Range 3.3 V 10%  
Industrial Temperature Range 40°C to +85°C  
GND  
(Top View)  
ORDERING INFORMATION  
See detailed ordering and shipping information in the package  
dimensions section on page 8 of this data sheet.  
©
Semiconductor Components Industries, LLC, 2008  
1
Publication Order Number:  
September, 2008 Rev. 0  
NB3N3020/D  

NB3N3020DTR2G 替代型号

型号 品牌 替代类型 描述 数据表
NB3N3020DTG ONSEMI

类似代替

3.3 V, LV-PECL/LV-CMOS Clock Multiplier

与NB3N3020DTR2G相关器件

型号 品牌 获取价格 描述 数据表
NB3N401S ONSEMI

获取价格

3.3 V Quad Channel Half‐Duplex M-LVDS Drive
NB3N401SMNTXG ONSEMI

获取价格

3.3 V Quad Channel Half‐Duplex M-LVDS Drive
NB3N4666C ONSEMI

获取价格

3.3 V Quad LVCMOS Differential Line Receiver Translator
NB3N4666C_17 ONSEMI

获取价格

3.3 V Quad LVCMOS Differential Line Receiver Translator
NB3N4666CDTR2G ONSEMI

获取价格

3.3 V Quad LVCMOS Differential Line Receiver Translator
NB3N501 ONSEMI

获取价格

3.3V / 5.0V 13 MHz to 160 MHz PLL Clock Multiplier
NB3N501DG ONSEMI

获取价格

3.3V / 5.0V 13 MHz to 160 MHz PLL Clock Multiplier
NB3N501DR2G ONSEMI

获取价格

3.3V / 5.0V 13 MHz to 160 MHz PLL Clock Multiplier
NB3N502 ONSEMI

获取价格

14 MHz to 190 MHz PLL Clock Multiplier
NB3N502DEVB ONSEMI

获取价格

NB3N502 Evaluation Board