5秒后页面跳转
MR82C37A-12/B PDF预览

MR82C37A-12/B

更新时间: 2024-11-09 22:13:39
品牌 Logo 应用领域
哈里斯 - HARRIS 外围集成电路控制器时钟
页数 文件大小 规格书
23页 207K
描述
CMOS High Performance Programmable DMA Controller

MR82C37A-12/B 技术参数

是否Rohs认证:不符合生命周期:Obsolete
包装说明:QCCN, LCC44,.65SQReach Compliance Code:unknown
ECCN代码:3A001.A.2.CHTS代码:8542.31.00.01
风险等级:5.78Is Samacsys:N
地址总线宽度:16总线兼容性:80C286; 80286; 80186; 80C86; 8086; 80C88; 8088; 8085; Z80; NSC800
最大时钟频率:12.5 MHz外部数据总线宽度:8
JESD-30 代码:S-CQCC-N44JESD-609代码:e0
DMA 通道数量:4端子数量:44
最高工作温度:125 °C最低工作温度:-55 °C
封装主体材料:CERAMIC, METAL-SEALED COFIRED封装代码:QCCN
封装等效代码:LCC44,.65SQ封装形状:SQUARE
封装形式:CHIP CARRIER电源:5 V
认证状态:Not Qualified筛选级别:38535Q/M;38534H;883B
子类别:DMA Controllers最大压摆率:25 mA
最大供电电压:5.5 V最小供电电压:4.5 V
标称供电电压:5 V表面贴装:YES
技术:CMOS温度等级:MILITARY
端子面层:Tin/Lead (Sn/Pb)端子形式:NO LEAD
端子节距:1.27 mm端子位置:QUAD
uPs/uCs/外围集成电路类型:DMA CONTROLLERBase Number Matches:1

MR82C37A-12/B 数据手册

 浏览型号MR82C37A-12/B的Datasheet PDF文件第2页浏览型号MR82C37A-12/B的Datasheet PDF文件第3页浏览型号MR82C37A-12/B的Datasheet PDF文件第4页浏览型号MR82C37A-12/B的Datasheet PDF文件第5页浏览型号MR82C37A-12/B的Datasheet PDF文件第6页浏览型号MR82C37A-12/B的Datasheet PDF文件第7页 
S E M I C O N D U C T O R  
82C37A  
CMOS High Performance  
Programmable DMA Controller  
March 1997  
Features  
Description  
• Compatible with the NMOS 8237A  
The 82C37A is an enhanced version of the industry standard  
8237A Direct Memory Access (DMA) controller, fabricated  
using Harris’ advanced 2 micron CMOS process. Pin  
compatible with NMOS designs, the 82C37A offers  
increased functionality, improved performance, and  
dramatically reduced power consumption. The fully static  
design permits gated clock operation for even further  
reduction of power.  
• Four Independent Maskable Channels with Autoinitial-  
ization Capability  
• Cascadable to any Number of Channels  
• High Speed Data Transfers:  
- Up to 4MBytes/sec with 8MHz Clock  
- Up to 6.25MBytes/sec with 12.5MHz Clock  
The 82C37A controller can improve system performance by  
allowing external devices to transfer data directly to or from  
system memory. Memory-to-memory transfer capability is  
also provided, along with a memory block initialization fea-  
ture. DMA requests may be generated by either hardware or  
software, and each channel is independently programmable  
with a variety of features for flexible operation.  
• Memory-to-Memory Transfers  
• Static CMOS Design Permits Low Power Operation  
- ICCSB = 10µA Maximum  
- ICCOP = 2mA/MHz Maximum  
• Fully TTL/CMOS Compatible  
The 82C37A is designed to be used with an external  
address latch, such as the 82C82, to demultiplex the most  
significant 8-bits of address. The 82C37A can be used with  
industry standard microprocessors such as 80C286, 80286,  
80C86, 80C88, 8086, 8088, 8085, Z80, NSC800, 80186 and  
others. Multimode programmability allows the user to select  
from three basic types of DMA services, and reconfiguration  
under program control is possible even with the clock to the  
controller stopped. Each channel has a full 64K address and  
word count range, and may be programmed to autoinitialize  
these registers following DMA termination (end of process).  
• Internal Registers may be Read from Software  
Ordering Information  
PART NUMBER  
TEMPERATURE  
5MHz  
CP82C37A-5  
8MHz  
CP82C37A  
12.5MHz  
CP82C37A-12  
IP82C37A-12  
PACKAGE  
40 Ld PDIP  
RANGE  
PKG. NO.  
E40.6  
o
o
0 C to +70 C  
o
o
IP82C37A-5  
IP82C37A  
-40 C to +85 C  
E40.6  
o
o
CS82C37A-5  
CS82C37A  
CS82C37A-12  
IS82C37A-12  
44 Ld PLCC  
0 C to +70 C  
N44.65  
N44.65  
F40.6  
o
o
IS82C37A-5  
IS82C37A  
-40 C to +85 C  
o
o
CD82C37A-5  
CD82C37A  
CD82C37A-12  
ID82C37A-12  
40 Ld CERDIP  
0 C to +70 C  
o
o
ID82C37A-5  
ID82C37A  
-40 C to +85 C  
F40.6  
o
o
MD82C37A-5/B  
5962-9054301MQA  
MR82C37A-5/B  
5962-9054301MXA  
MD82C37A/B  
5962-9054302MQA  
MR82C37A/B  
5962-9054302MXA  
MD82C37A-12/B  
5962-9054303MQA  
MR82C37A-12/B  
5962-9054303MXA  
-55 C to +125 C  
F40.6  
SMD#  
F40.6  
o
o
44 Pad CLCC  
SMD#  
-55 C to +125 C  
J44.A  
J44.A  
CAUTION: These devices are sensitive to electrostatic discharge. Users should follow proper IC Handling Procedures.  
File Number 2967.1  
Copyright © Harris Corporation 1997  
4-192  

与MR82C37A-12/B相关器件

型号 品牌 获取价格 描述 数据表
MR82C37A-12B INTERSIL

获取价格

CMOS High Performance Programmable DMA Controller
MR82C37A-5 INTERSIL

获取价格

CMOS High Performance Programmable DMA Controller
MR82C37A-5/883 RENESAS

获取价格

IC,DMA CONTROLLER,CMOS,LLCC,44PIN
MR82C37A-5/B HARRIS

获取价格

CMOS High Performance Programmable DMA Controller
MR82C37A-5/B INTERSIL

获取价格

CMOS High Performance Programmable DMA Controller
MR82C37A-5B INTERSIL

获取价格

CMOS High Performance Programmable DMA Controller
MR82C37AB INTERSIL

获取价格

CMOS High Performance Programmable DMA Controller
MR82C50A RENESAS

获取价格

Serial I/O Controller, 1 Channel(s), 0.0762939453125MBps, CMOS, CQCC44
MR82C50A/B RENESAS

获取价格

IC,UART,CMOS,LLCC,44PIN,CERAMIC
MR82C50A-5 RENESAS

获取价格

1 CHANNEL(S), 625Kbps, SERIAL COMM CONTROLLER, CQCC44