5秒后页面跳转
MPC9608ACR2 PDF预览

MPC9608ACR2

更新时间: 2024-11-11 20:48:55
品牌 Logo 应用领域
恩智浦 - NXP 驱动输出元件逻辑集成电路
页数 文件大小 规格书
12页 315K
描述
9608 SERIES, PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP32, 7 X 7 MM, LEAD FREE, PLASTIC, LQFP-32

MPC9608ACR2 技术参数

是否Rohs认证: 符合生命周期:Transferred
零件包装代码:QFP包装说明:7 X 7 MM, LEAD FREE, PLASTIC, LQFP-32
针数:32Reach Compliance Code:unknown
HTS代码:8542.39.00.01风险等级:5.26
系列:9608输入调节:STANDARD
JESD-30 代码:S-PQFP-G32JESD-609代码:e3
长度:7 mm逻辑集成电路类型:PLL BASED CLOCK DRIVER
最大I(ol):0.024 A湿度敏感等级:3
功能数量:1反相输出次数:
端子数量:32实输出次数:10
最高工作温度:85 °C最低工作温度:-40 °C
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:LQFP封装等效代码:QFP32,.35SQ,32
封装形状:SQUARE封装形式:FLATPACK, LOW PROFILE
峰值回流温度(摄氏度):260电源:3.3 V
认证状态:Not QualifiedSame Edge Skew-Max(tskwd):0.1 ns
座面最大高度:1.6 mm子类别:Clock Drivers
最大供电电压 (Vsup):3.465 V最小供电电压 (Vsup):3.135 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:CMOS温度等级:INDUSTRIAL
端子面层:TIN端子形式:GULL WING
端子节距:0.8 mm端子位置:QUAD
处于峰值回流温度下的最长时间:40宽度:7 mm
最小 fmax:100 MHzBase Number Matches:1

MPC9608ACR2 数据手册

 浏览型号MPC9608ACR2的Datasheet PDF文件第2页浏览型号MPC9608ACR2的Datasheet PDF文件第3页浏览型号MPC9608ACR2的Datasheet PDF文件第4页浏览型号MPC9608ACR2的Datasheet PDF文件第5页浏览型号MPC9608ACR2的Datasheet PDF文件第6页浏览型号MPC9608ACR2的Datasheet PDF文件第7页 
MPC9608  
Rev 4, 10/2004  
Freescale Semiconductor  
Technical Data  
1:10 LVCMOS Zero Delay  
Clock Buffer  
MPC9608  
The MPC9608 is a 3.3 V compatible, 1:10 PLL based zero-delay buffer. With  
a very wide frequency range and low output skews the MPC9608 is targeted for  
high performance and mid-range clock tree designs.  
LOW VOLTAGE 3.3 V  
LVCMOS 1:10 ZERO-DELAY  
CLOCK BUFFER  
Features  
1:10 outputs LVCMOS zero-delay buffer  
Single 3.3 V supply  
Supports a clock I/O frequency range of 12.5 to 200 MHz  
Selectable divide-by-two for one output bank  
Synchronous output enable control (CLK_STOP)  
Output tristate control (output high impedance)  
PLL bypass mode for low frequency system test purpose  
Supports networking, telecommunications and computer applications  
Supports a variety of microprocessors and controllers  
Compatible to PowerQuicc I and II  
FA SUFFIX  
32-LEAD LQFP PACKAGE  
CASE 873A-03  
Ambient Temperature Range -40°C to +85°C  
32-lead Pb-free Package Available  
AC SUFFIX  
32-LEAD LQFP PACKAGE  
Pb-FREE PACKAGE  
CASE 873A-03  
Functional Description  
The MPC9608 uses an internal PLL and an external feedback path to lock its  
low-skew clock output phase to the reference clock phase, providing virtually  
zero propagation delay. This enables nested clock designs with near-zero  
insertion delay. Designs using the MPC9608 as PLL fanout buffer will show  
significantly lower clock skew than clock distributions developed from traditional  
fanout buffers. The device offers one reference clock input and two banks of 5 outputs for clock fanout. The input frequency and  
phase is reproduced by the PLL and provided at the outputs. A selectable frequency divider sets the bank B outputs to generate  
either an identical copy of the bank A clocks or one half of the bank A clock frequency. Both output banks remain synchronized  
to the input reference for both bank B configurations.  
Outputs are only disabled or enabled when the outputs are already in logic low state (CLK_STOP). For system test and  
diagnosis, the MPC9608 outputs can also be set to high-impedance state by connecting OE to logic high level. Additionally, the  
device provides a PLL bypass mode for low frequency test purpose. In PLL bypass mode, the minimum frequency and static  
phase offset specification do not apply.  
CLK_STOP and OE do not affect the PLL feedback output (QFB) and down stream clocks can be disabled without the internal  
PLL losing lock.  
The MPC9608 is fully 3.3 V compatible and requires no external components for the internal PLL. All inputs accept LVCMOS  
signals while the outputs provide LVCMOS compatible levels with the capability to drive terminated 50 transmission lines on  
the incident edge. For series terminated transmission lines, each of the MPC9608 outputs can drive one or two traces giving the  
devices an effective fanout of 1:20. The device is packaged in a 7x7 mm2 32-lead LQFP package.  
© Freescale Semiconductor, Inc., 2004. All rights reserved.  

与MPC9608ACR2相关器件

型号 品牌 获取价格 描述 数据表
MPC9608FA MOTOROLA

获取价格

PLL Based Clock Driver, 10 True Output(s), 0 Inverted Output(s), CMOS, PQFP32, 7 X 7 MM, L
MPC9608FA NXP

获取价格

IC,1:10 OUTPUT,LV-CMOS,QFP,32PIN,PLASTIC
MPC9608FAR2 MOTOROLA

获取价格

PLL Based Clock Driver, 10 True Output(s), 0 Inverted Output(s), CMOS, PQFP32, 7 X 7 MM, L
MPC9608FAR2 IDT

获取价格

PLL Based Clock Driver, 9608 Series, 10 True Output(s), 0 Inverted Output(s), CMOS, PQFP32
MPC9608FAR2 NXP

获取价格

IC,1:10 OUTPUT,CMOS,QFP,32PIN,PLASTIC
MPC961C MOTOROLA

获取价格

LOW VOLTAGE ZERO DELAY
MPC961CAC IDT

获取价格

TQFP-32, Tray
MPC961CAC NXP

获取价格

961 SERIES, PLL BASED CLOCK DRIVER, 17 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP32, PLAST
MPC961CACR2 IDT

获取价格

PLL Based Clock Driver, 961 Series, 17 True Output(s), 0 Inverted Output(s), PQFP32, PLAST
MPC961CACR2 NXP

获取价格

961 SERIES, PLL BASED CLOCK DRIVER, 17 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP32, PLAST