5秒后页面跳转
MPC952FA PDF预览

MPC952FA

更新时间: 2024-09-23 18:55:43
品牌 Logo 应用领域
恩智浦 - NXP PC驱动输出元件逻辑集成电路
页数 文件大小 规格书
8页 250K
描述
952 SERIES, PLL BASED CLOCK DRIVER, 11 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP32, PLASTIC, LQFP-32

MPC952FA 技术参数

是否Rohs认证: 不符合生命周期:Transferred
零件包装代码:QFP包装说明:PLASTIC, LQFP-32
针数:32Reach Compliance Code:not_compliant
HTS代码:8542.39.00.01风险等级:5.28
其他特性:MULTIPLE SELECTABLE FREQUENCY RELATIONS FOR THE CLOCK OUTPUTS; MEETS POWER PC SKEW REQUIREMENTS系列:952
输入调节:STANDARDJESD-30 代码:S-PQFP-G32
JESD-609代码:e0长度:7 mm
逻辑集成电路类型:PLL BASED CLOCK DRIVER湿度敏感等级:2
功能数量:1反相输出次数:
端子数量:32实输出次数:11
最高工作温度:70 °C最低工作温度:
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:LQFP封装形状:SQUARE
封装形式:FLATPACK, LOW PROFILE认证状态:Not Qualified
Same Edge Skew-Max(tskwd):0.55 ns座面最大高度:1.6 mm
最大供电电压 (Vsup):3.465 V最小供电电压 (Vsup):3.135 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:Tin/Lead (Sn/Pb)端子形式:GULL WING
端子节距:0.8 mm端子位置:QUAD
宽度:7 mm最小 fmax:180 MHz
Base Number Matches:1

MPC952FA 数据手册

 浏览型号MPC952FA的Datasheet PDF文件第2页浏览型号MPC952FA的Datasheet PDF文件第3页浏览型号MPC952FA的Datasheet PDF文件第4页浏览型号MPC952FA的Datasheet PDF文件第5页浏览型号MPC952FA的Datasheet PDF文件第6页浏览型号MPC952FA的Datasheet PDF文件第7页 
Freescale Semiconductor, Inc.  
SEMICONDUCTOR TECHNICAL DATA  
Order this document  
by MPC952/D  
The MPC952 is a 3.3V compatible, PLL based clock driver device  
targeted for high performance clock tree applications. The device  
features a fully integrated PLL with no external components required.  
With output frequencies of up to 180MHz and eleven low skew outputs  
the MPC952 is well suited for high performance designs. The device  
employs a fully differential PLL design to optimize jitter and noise  
rejection performance. Jitter is an increasingly important parameter as  
more microprocessors and ASiC’s are employing on chip PLL clock  
distribution.  
LOW VOLTAGE  
PLL CLOCK DRIVER  
Fully Integrated PLL  
Output Frequency up to 180MHz  
High Impedance Disabled Outputs  
Compatible with PowerPC , Intel and High Performance RISC  
Microprocessors  
Output Frequency Configurable  
LQFP Packaging  
±100ps Cycle–to–Cycle Jitter  
FA SUFFIX  
LQFP PACKAGE  
CASE 873A-02  
The MPC952 features three banks of individually configurable outputs.  
The banks contain 5 outputs, 4 outputs and 2 outputs. The internal divide  
circuitry allows for output frequency ratios of 1:1, 2:1, 3:1 and 3:2:1. The  
output frequency relationship is controlled by the fsel frequency control  
pins. The fsel pins as well as the other inputs are LVCMOS/LVTTL  
compatible inputs.  
The MPC952 uses external feedback to the PLL. This features allows  
for the use of the device as a “zero delay” buffer. Any of the eleven  
outputs can be used as the feedback to the PLL. The VCO_Sel pin allows for the choice of two VCO ranges to optimize PLL  
stability and jitter performance. The MR/OE pin allows the user to force the outputs into high impedance for board level test.  
For system debug the PLL of the MPC952 can be bypassed. When forced to a logic HIGH, the PLLEN input will route the  
signal on the RefClk input around the PLL directly to the internal dividers. Because the signal is routed through the dividers, it  
may take several transitions of the RefClk to affect a transition on the outputs. This features allows a designer to single step the  
design for debug purposes.  
The outputs of the MPC952 are LVCMOS outputs. The outputs are optimally designed to drive terminated transmission lines.  
For applications using series terminated transmission lines each MPC952 output can drive two lines. This capability provides an  
effective fanout of 22, more than enough clocks for most clock tree designs. For more information on driving transmission lines  
consult the applications section of this data sheet.  
PowerPC is a trademark of International Business Machines Corporation. Pentium is a trademark of Intel Corporation.  
03/01  
For More Information On This Product,  
Go to: www.freescale.cRoEmV 5  
Motorola, Inc. 2001  

与MPC952FA相关器件

型号 品牌 获取价格 描述 数据表
MPC952FAR2 IDT

获取价格

PLL Based Clock Driver, 952 Series, 11 True Output(s), 0 Inverted Output(s), CMOS, PQFP32,
MPC953 MOTOROLA

获取价格

LOW VOLTAGE PLL CLOCK DRIVER
MPC953FAR2 MOTOROLA

获取价格

PLL BASED CLOCK DRIVER, 8 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PQFP32, 7 X 7 MM, PLASTIC,
MPC954DT MOTOROLA

获取价格

MPC900 SERIES, PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO24, TS
MPC954DT NXP

获取价格

IC,1:10 OUTPUT,BIPOLAR,TSSOP,24PIN,PLASTIC
MPC954DT IDT

获取价格

PLL Based Clock Driver, 954 Series, 10 True Output(s), 0 Inverted Output(s), PDSO24, TSSOP
MPC954DTR2 MOTOROLA

获取价格

MPC900 SERIES, PLL BASED CLOCK DRIVER, 10 TRUE OUTPUT(S), 0 INVERTED OUTPUT(S), PDSO24, TS
MPC955FA MOTOROLA

获取价格

Processor Specific Clock Generator, 300MHz, CMOS, PQFP32, TQFP-32
MPC955FAR2 MOTOROLA

获取价格

300MHz, PROC SPECIFIC CLOCK GENERATOR, PQFP32, TQFP-32
MPC958 MOTOROLA

获取价格

LOW VOLTAGE PLL CLOCK DRIVER