Document Number: IMX6SDLIEC
Rev. 9, 11/2018
NXP Semiconductors
Data Sheet: Technical Data
MCIMX6SxCxxxxxB MCIMX6UxCxxxxxB
MCIMX6SxCxxxxxC MCIMX6UxCxxxxxC
MCIMX6SxCxxxxxD MCIMX6UxCxxxxxD
i.MX 6Solo/6DualLite
Applications Processors
for Industrial Products
Package Information
Plastic Package
BGA Case 2240 21 x 21 mm, 0.8 mm pitch
Ordering Information
See Table 1 on page 3
1
Introduction . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .1
1.1 Ordering Information . . . . . . . . . . . . . . . . . . . . . . . .3
1.2 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .4
1.3 Updated Signal Naming Convention . . . . . . . . . . . .8
Architectural Overview . . . . . . . . . . . . . . . . . . . . . . . . . . . .9
2.1 Block Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . .9
Modules List. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .10
3.1 Special Signal Considerations . . . . . . . . . . . . . . . .20
3.2 Recommended Connections for Unused Analog
Interfaces . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .22
Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . . . .22
4.1 Chip-Level Conditions . . . . . . . . . . . . . . . . . . . . . .22
4.2 Power Supplies Requirements and Restrictions . .32
4.3 Integrated LDO Voltage Regulator Parameters . . .33
4.4 PLL’s Electrical Characteristics . . . . . . . . . . . . . . .35
4.5 On-Chip Oscillators . . . . . . . . . . . . . . . . . . . . . . . .36
4.6 I/O DC Parameters. . . . . . . . . . . . . . . . . . . . . . . . .38
4.7 I/O AC Parameters. . . . . . . . . . . . . . . . . . . . . . . . .42
4.8 Output Buffer Impedance Parameters . . . . . . . . . .46
4.9 System Modules Timing. . . . . . . . . . . . . . . . . . . . .48
4.10 General-Purpose Media Interface (GPMI) Timing .61
4.11 External Peripheral Interface Parameters . . . . . . .69
Boot Mode Configuration . . . . . . . . . . . . . . . . . . . . . . . .127
5.1 Boot Mode Configuration Pins . . . . . . . . . . . . . . .127
5.2 Boot Device Interface Allocation . . . . . . . . . . . . .128
Package Information and Contact Assignments . . . . . .129
6.1 Updated Signal Naming Convention . . . . . . . . . .129
6.2 21x21 mm Package Information. . . . . . . . . . . . . .130
Revision History . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .155
1 Introduction
The i.MX 6Solo/6DualLite processors represent the
latest achievement in integrated multimedia-focused
products offering high-performance processing with a
high degree of functional integration to meet the
demands of high-end, advanced industrial and medical
applications requiring graphically rich and highly
responsive user interfaces.
2
3
4
The processors feature advanced implementation of
®
®
single/dual Arm Cortex -A9 core, which operates at
speeds of up to 800 MHz. They include 2D and 3D
graphics processors, 1080p video processing, and
integrated power management. Each processor provides
a 32/64-bit DDR3/DDR3L/LPDDR2-800 memory
interface and a number of other interfaces for connecting
5
6
7
®
peripherals, such as WLAN, Bluetooth , GPS, hard
drive, displays, and camera sensors.
NXP Reserves the right to change the production detail specifications as may be
required to permit improvements in the design of its products