5秒后页面跳转
MC74LCX573DWG PDF预览

MC74LCX573DWG

更新时间: 2024-11-05 05:22:11
品牌 Logo 应用领域
安森美 - ONSEMI 锁存器逻辑集成电路光电二极管驱动
页数 文件大小 规格书
8页 94K
描述
Low-Voltage CMOS Octal Transparent Latch Flow Through Pinout With 5 V−Tolerant Inputs and Outputs (3−State, Non−Inverting)

MC74LCX573DWG 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:SOIC
包装说明:SOP, SOP20,.4针数:20
Reach Compliance Code:compliantHTS代码:8542.39.00.01
Factory Lead Time:1 week风险等级:0.94
系列:LVC/LCX/ZJESD-30 代码:R-PDSO-G20
JESD-609代码:e3长度:12.8 mm
负载电容(CL):50 pF逻辑集成电路类型:BUS DRIVER
最大I(ol):0.024 A湿度敏感等级:3
位数:8功能数量:1
端口数量:2端子数量:20
最高工作温度:85 °C最低工作温度:-40 °C
输出特性:3-STATE输出极性:TRUE
封装主体材料:PLASTIC/EPOXY封装代码:SOP
封装等效代码:SOP20,.4封装形状:RECTANGULAR
封装形式:SMALL OUTLINE包装方法:RAIL
峰值回流温度(摄氏度):260电源:3.3 V
Prop。Delay @ Nom-Sup:8 ns传播延迟(tpd):10.5 ns
认证状态:Not Qualified座面最大高度:2.65 mm
子类别:FF/Latches最大供电电压 (Vsup):3.6 V
最小供电电压 (Vsup):2 V标称供电电压 (Vsup):2.5 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子面层:Tin (Sn)
端子形式:GULL WING端子节距:1.27 mm
端子位置:DUAL处于峰值回流温度下的最长时间:40
宽度:7.5 mmBase Number Matches:1

MC74LCX573DWG 数据手册

 浏览型号MC74LCX573DWG的Datasheet PDF文件第2页浏览型号MC74LCX573DWG的Datasheet PDF文件第3页浏览型号MC74LCX573DWG的Datasheet PDF文件第4页浏览型号MC74LCX573DWG的Datasheet PDF文件第5页浏览型号MC74LCX573DWG的Datasheet PDF文件第6页浏览型号MC74LCX573DWG的Datasheet PDF文件第7页 
MC74LCX573  
Low−Voltage CMOS  
Octal Transparent Latch  
Flow Through Pinout  
With 5 V−Tolerant Inputs and Outputs  
(3−State, Non−Inverting)  
http://onsemi.com  
MARKING  
The MC74LCX573 is a high performance, non−inverting octal  
transparent latch operating from a 2.3 to 3.6 V supply. High  
impedance TTL compatible inputs significantly reduce current  
loading to input drivers while TTL compatible outputs offer improved  
DIAGRAMS  
20  
SOIC−20  
DW SUFFIX  
CASE 751D  
switching noise performance. A V specification of 5.5 V allows  
I
LCX573  
AWLYYWWG  
20  
MC74LCX573 inputs to be safely driven from 5.0 V devices.  
The MC74LCX573 contains 8 D−type latches with 3−state standard  
outputs. When the Latch Enable (LE) input is HIGH, data on the Dn  
inputs enters the latches. In this condition, the latches are transparent,  
i.e., a latch output will change state each time its D input changes.  
When LE is LOW, the latches store the information that was present  
on the D inputs a setup time preceding the HIGH−to−LOW transition  
of LE. The 3−state standard outputs are controlled by the Output  
Enable (OE) input. When OE is LOW, the standard outputs are  
enabled. When OE is HIGH, the standard outputs are in the high  
impedance state, but this does not interfere with new data entering into  
the latches. The LCX573 flow through design facilitates easy PC  
board layout.  
1
1
20  
LCX  
573  
TSSOP−20  
DT SUFFIX  
20  
ALYWG  
CASE 948E  
1
G
1
20  
SOEIAJ−20  
M SUFFIX  
CASE 967  
1
Features  
74LCX573  
AWLYWWG  
Designed for 2.3 to 3.6 V V Operation  
5.0 V Tolerant − Interface Capability With 5.0 V TTL Logic  
CC  
20  
1
Supports Live Insertion and Withdrawal  
A
L, WL  
Y, YY  
= Assembly Location  
= Wafer Lot  
= Year  
I  
Specification Guarantees High Impedance When V = 0 V  
CC  
OFF  
LVTTL Compatible  
W, WW = Work Week  
LVCMOS Compatible  
24 mA Balanced Output Sink and Source Capability  
G
G
= Pb−Free Package  
= Pb−Free Package  
(Note: Microdot may be in either location)  
Near Zero Static Supply Current in All Three Logic States (10 mA)  
Substantially Reduces System Power Requirements  
ORDERING INFORMATION  
See detailed ordering and shipping information in the package  
dimensions section on page 3 of this data sheet.  
Latchup Performance Exceeds 500 mA  
ESD Performance:  
Human Body Model >2000 V  
Machine Model >200 V  
Pb−Free Packages are Available*  
*For additional information on our Pb−Free strategy and soldering details, please  
download the ON Semiconductor Soldering and Mounting Techniques  
Reference Manual, SOLDERRM/D.  
Semiconductor Components Industries, LLC, 2005  
1
Publication Order Number:  
May, 2005 − Rev. 7  
MC74LCX573/D  

MC74LCX573DWG 替代型号

型号 品牌 替代类型 描述 数据表
MC74LCX573DWR2G ONSEMI

完全替代

Low-Voltage CMOS Octal Transparent Latch Flow Through Pinout With 5 V−Tolerant Input
74LCX573MTR STMICROELECTRONICS

类似代替

OCTAL D-TYPE LATCH NON-INVERTING (3-STATE) WITH 5V TOLERANT INPUTS AND OUTPUTS
74LVC573AD NXP

类似代替

Octal D-type transparent latch with 5-volt tolerant inputs/outputs 3-State

与MC74LCX573DWG相关器件

型号 品牌 获取价格 描述 数据表
MC74LCX573DWR2 ONSEMI

获取价格

Low-Voltage CMOS Octal Transparent Latch Flow Through Pinout With 5 V−Tolerant Input
MC74LCX573DWR2G ONSEMI

获取价格

Low-Voltage CMOS Octal Transparent Latch Flow Through Pinout With 5 V−Tolerant Input
MC74LCX573M MOTOROLA

获取价格

LOW-VOLTAGE CMOS OCTAL TRANSPARENT LATCH
MC74LCX573M ONSEMI

获取价格

LOW-VOLTAGE CMOS OCTAL TRANSPARENT LATCH
MC74LCX573MEL ONSEMI

获取价格

Low-Voltage CMOS Octal Transparent Latch Flow Through Pinout With 5 V−Tolerant Input
MC74LCX573MELG ONSEMI

获取价格

LVC/LCX/Z SERIES, 8-BIT DRIVER, TRUE OUTPUT, PDSO20, EIAJ, SO-20
MC74LCX573MG ONSEMI

获取价格

Low-Voltage CMOS Octal Transparent Latch Flow Through Pinout With 5 V−Tolerant Input
MC74LCX573SD MOTOROLA

获取价格

LOW-VOLTAGE CMOS OCTAL TRANSPARENT LATCH
MC74LCX573SD ONSEMI

获取价格

LOW-VOLTAGE CMOS OCTAL TRANSPARENT LATCH
MC74LCX573SDR2 ONSEMI

获取价格

LVC/LCX/Z SERIES, 8-BIT DRIVER, TRUE OUTPUT, PDSO20, PLASTIC, SSOP-20