5秒后页面跳转
MC74HC74AD PDF预览

MC74HC74AD

更新时间: 2024-09-22 23:01:35
品牌 Logo 应用领域
摩托罗拉 - MOTOROLA 触发器
页数 文件大小 规格书
7页 233K
描述
Dual D Flip-Flop with Set and Reset

MC74HC74AD 技术参数

是否Rohs认证: 不符合生命周期:Transferred
包装说明:PLASTIC, SOIC-14Reach Compliance Code:unknown
HTS代码:8542.39.00.01风险等级:5.71
系列:HC/UHJESD-30 代码:R-PDSO-G14
JESD-609代码:e0长度:8.65 mm
负载电容(CL):50 pF逻辑集成电路类型:D FLIP-FLOP
位数:1功能数量:2
端子数量:14最高工作温度:125 °C
最低工作温度:-55 °C输出极性:COMPLEMENTARY
封装主体材料:PLASTIC/EPOXY封装代码:SOP
封装形状:RECTANGULAR封装形式:SMALL OUTLINE
峰值回流温度(摄氏度):NOT SPECIFIED传播延迟(tpd):30 ns
认证状态:Not Qualified座面最大高度:1.75 mm
最大供电电压 (Vsup):6 V最小供电电压 (Vsup):2 V
标称供电电压 (Vsup):5 V表面贴装:YES
技术:CMOS温度等级:MILITARY
端子面层:Tin/Lead (Sn/Pb)端子形式:GULL WING
端子节距:1.27 mm端子位置:DUAL
处于峰值回流温度下的最长时间:NOT SPECIFIED触发器类型:POSITIVE EDGE
宽度:3.9 mm最小 fmax:20 MHz
Base Number Matches:1

MC74HC74AD 数据手册

 浏览型号MC74HC74AD的Datasheet PDF文件第2页浏览型号MC74HC74AD的Datasheet PDF文件第3页浏览型号MC74HC74AD的Datasheet PDF文件第4页浏览型号MC74HC74AD的Datasheet PDF文件第5页浏览型号MC74HC74AD的Datasheet PDF文件第6页浏览型号MC74HC74AD的Datasheet PDF文件第7页 
SEMICONDUCTOR TECHNICAL DATA  
J SUFFIX  
CERAMIC PACKAGE  
CASE 632–08  
High–Performance Silicon–Gate CMOS  
14  
14  
The MC54/74HC74A is identical in pinout to the LS74. The device inputs  
are compatible with standard CMOS outputs; with pullup resistors, they are  
compatible with LSTTL outputs.  
This device consists of two D flip–flops with individual Set, Reset, and  
Clock inputs. Information at a D–input is transferred to the corresponding Q  
output on the next positive going edge of the clock input. Both Q and Q  
outputs are available from each flip–flop. The Set and Reset inputs are  
asynchronous.  
1
N SUFFIX  
PLASTIC PACKAGE  
CASE 646–06  
1
D SUFFIX  
SOIC PACKAGE  
CASE 751A–03  
14  
Output Drive Capability: 10 LSTTL Loads  
Outputs Directly Interface to CMOS, NMOS, and TTL  
Operating Voltage Range: 2.0 to 6.0 V  
1
DT SUFFIX  
TSSOP PACKAGE  
CASE 948G–01  
14  
Low Input Current: 1.0 µA  
High Noise Immunity Characteristic of CMOS Devices  
In Compliance with the Requirements Defined by JEDEC Standard  
No. 7A  
1
ORDERING INFORMATION  
MC54HCXXAJ  
MC74HCXXAN  
MC74HCXXAD  
MC74HCXXADT  
Ceramic  
Plastic  
SOIC  
Chip Complexity: 128 FETs or 32 Equivalent Gates  
TSSOP  
LOGIC DIAGRAM  
PIN ASSIGNMENT  
1
RESET 1  
RESET 1  
DATA 1  
1
2
14  
13  
V
CC  
5
6
2
3
DATA 1  
Q1  
Q1  
RESET 2  
3
4
12  
11  
CLOCK 1  
SET 1  
DATA 2  
CLOCK 2  
CLOCK 1  
Q1  
Q1  
5
6
10  
9
SET 2  
Q2  
4
SET 1  
13  
RESET 2  
GND  
7
8
Q2  
9
8
12  
DATA 2  
Q2  
Q2  
FUNCTION TABLE  
11  
10  
CLOCK 2  
SET 2  
Inputs  
Set Reset Clock Data  
Outputs  
Q
Q
L
H
L
H
H
H
H
H
H
L
L
H
H
H
H
H
X
X
X
X
X
X
H
L
X
X
X
H
L
H*  
H
L
L
H
H*  
L
PIN 14 = V  
CC  
PIN 7 = GND  
H
L
H
No Change  
No Change  
No Change  
* Both outputs will remain high as long as  
Set and Reset are low, but the output  
states are unpredictable if Set and Reset  
go high simultaneously.  
10/95  
REV 6  
Motorola, Inc. 1995  

与MC74HC74AD相关器件

型号 品牌 获取价格 描述 数据表
MC74HC74ADG ONSEMI

获取价格

Dual D Flip−Flop with Set and Reset High−Performance Silicon−Gate CMOS
MC74HC74ADR2 ONSEMI

获取价格

Dual D Flip-Flop with Set and Reset
MC74HC74ADR2G ONSEMI

获取价格

Dual D Flip−Flop with Set and Reset High−Performance Silicon−Gate CMOS
MC74HC74ADT MOTOROLA

获取价格

Dual D Flip-Flop with Set and Reset
MC74HC74ADT ONSEMI

获取价格

Dual D Flip-Flop with Set and Reset
MC74HC74ADTR2 ONSEMI

获取价格

Dual D Flip-Flop with Set and Reset
MC74HC74ADTR2G ONSEMI

获取价格

Dual D Flip−Flop with Set and Reset High−Performance Silicon−Gate CMOS
MC74HC74AF ONSEMI

获取价格

Dual D Flip−Flop with Set and Reset High−Performance Silicon−Gate CMOS
MC74HC74AFEL ONSEMI

获取价格

Dual D Flip−Flop with Set and Reset High−Performance Silicon−Gate CMOS
MC74HC74AFELG ONSEMI

获取价格

Dual D Flip−Flop with Set and Reset High−Performance Silicon−Gate CMOS