5秒后页面跳转
MC14013BDR2G PDF预览

MC14013BDR2G

更新时间: 2024-09-25 04:59:35
品牌 Logo 应用领域
安森美 - ONSEMI 触发器锁存器逻辑集成电路光电二极管
页数 文件大小 规格书
9页 163K
描述
Dual Type D Flip−Flop

MC14013BDR2G 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:SOIC
包装说明:SOP, SOP14,.25针数:14
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01Factory Lead Time:1 week
风险等级:0.72系列:4000/14000/40000
JESD-30 代码:R-PDSO-G14JESD-609代码:e3
长度:8.65 mm负载电容(CL):50 pF
逻辑集成电路类型:D FLIP-FLOP最大频率@ Nom-Sup:2000000 Hz
湿度敏感等级:1位数:1
功能数量:2端子数量:14
最高工作温度:125 °C最低工作温度:-55 °C
输出极性:COMPLEMENTARY封装主体材料:PLASTIC/EPOXY
封装代码:SOP封装等效代码:SOP14,.25
封装形状:RECTANGULAR封装形式:SMALL OUTLINE
包装方法:TAPE AND REEL峰值回流温度(摄氏度):260
电源:5/15 VProp。Delay @ Nom-Sup:350 ns
传播延迟(tpd):350 ns认证状态:Not Qualified
座面最大高度:1.75 mm子类别:FF/Latches
最大供电电压 (Vsup):18 V最小供电电压 (Vsup):3 V
标称供电电压 (Vsup):5 V表面贴装:YES
技术:CMOS温度等级:MILITARY
端子面层:Tin (Sn)端子形式:GULL WING
端子节距:1.27 mm端子位置:DUAL
处于峰值回流温度下的最长时间:40触发器类型:POSITIVE EDGE
宽度:3.9 mm最小 fmax:7 MHz
Base Number Matches:1

MC14013BDR2G 数据手册

 浏览型号MC14013BDR2G的Datasheet PDF文件第2页浏览型号MC14013BDR2G的Datasheet PDF文件第3页浏览型号MC14013BDR2G的Datasheet PDF文件第4页浏览型号MC14013BDR2G的Datasheet PDF文件第5页浏览型号MC14013BDR2G的Datasheet PDF文件第6页浏览型号MC14013BDR2G的Datasheet PDF文件第7页 
MC14013B  
Dual Type D Flip−Flop  
The MC14013B dual type D flipflop is constructed with MOS  
Pchannel and Nchannel enhancement mode devices in a single  
monolithic structure. Each flipflop has independent Data, (D), Direct  
Set, (S), Direct Reset, (R), and Clock (C) inputs and complementary  
outputs (Q and Q). These devices may be used as shift register  
elements or as type T flipflops for counter and toggle applications.  
http://onsemi.com  
MARKING  
Features  
DIAGRAMS  
Static Operation  
14  
Diode Protection on All Inputs  
Supply Voltage Range = 3.0 Vdc to 18 Vdc  
Logic EdgeClocked FlipFlop Design  
PDIP14  
P SUFFIX  
CASE 646  
MC14013BCP  
AWLYYWWG  
1
Logic state is retained indefinitely with clock level either high or  
low; information is transferred to the output only on the  
positivegoing edge of the clock pulse  
Capable of Driving Two Lowpower TTL Loads or One Lowpower  
Schottky TTL Load Over the Rated Temperature Range  
PinforPin Replacement for CD4013B  
14  
SOIC14  
D SUFFIX  
CASE 751A  
14013BG  
AWLYWW  
1
PbFree Packages are Available  
14  
14  
013B  
ALYW G  
G
TSSOP14  
DT SUFFIX  
CASE 948G  
MAXIMUM RATINGS (Voltages Referenced to V  
)
SS  
Symbol  
Parameter  
Value  
0.5 to +18.0  
Unit  
V
1
V
DC Supply Voltage Range  
DD  
V , V  
in out  
Input or Output Voltage Range  
(DC or Transient)  
0.5 to V + 0.5  
V
DD  
14  
SOEIAJ14  
F SUFFIX  
CASE 965  
I , I  
Input or Output Current  
(DC or Transient) per Pin  
±10  
mA  
in out  
MC14013B  
ALYWG  
P
Power Dissipation, per Package  
(Note 1)  
500  
mW  
D
1
T
Ambient Temperature Range  
Storage Temperature Range  
55 to +125  
65 to +150  
260  
°C  
°C  
°C  
A
A
WL, L  
YY, Y  
= Assembly Location  
= Wafer Lot  
= Year  
T
stg  
T
Lead Temperature  
(8Second Soldering)  
L
WW, W = Work Week  
G or G  
= PbFree Package  
(Note: Microdot may be in either location)  
Stresses exceeding Maximum Ratings may damage the device. Maximum  
Ratings are stress ratings only. Functional operation above the Recommended  
Operating Conditions is not implied. Extended exposure to stresses above the  
Recommended Operating Conditions may affect device reliability.  
1. Temperature Derating:  
ORDERING INFORMATION  
See detailed ordering and shipping information in the package  
dimensions section on page 2 of this data sheet.  
Plastic “P and D/DW” Packages: – 7.0 mW/_C From 65_C To 125_C  
This device contains protection circuitry to guard against damage due to high  
static voltages or electric fields. However, precautions must be taken to avoid  
applications of any voltage higher than maximum rated voltages to this  
highimpedance circuit. For proper operation, V and V should be constrained  
in  
out  
to the range V v (V or V ) v V  
.
SS  
in  
out  
DD  
Unused inputs must always be tied to an appropriate logic voltage level  
(e.g., either V or V ). Unused outputs must be left open.  
SS  
DD  
©
Semiconductor Components Industries, LLC, 2006  
1
Publication Order Number:  
October, 2006 Rev. 7  
MC14013B/D  
 

MC14013BDR2G 替代型号

型号 品牌 替代类型 描述 数据表
NLV14013BDTR2G ONSEMI

完全替代

Dual Type D Flip-Flop
MC14013BCPG ONSEMI

完全替代

Dual Type D Flip−Flop
MC14013BDTR2G ONSEMI

类似代替

Dual Type D Flip−Flop

与MC14013BDR2G相关器件

型号 品牌 获取价格 描述 数据表
MC14013BDT ONSEMI

获取价格

Dual Type D Flip-Flop
MC14013BD-TR MOTOROLA

获取价格

D Flip-Flop, 2-Func, Positive Edge Triggered, CMOS, PDSO14
MC14013BDTR2 ONSEMI

获取价格

Dual Type D Flip-Flop
MC14013BDTR2G ONSEMI

获取价格

Dual Type D Flip−Flop
MC14013BF ONSEMI

获取价格

Dual Type D Flip-Flop
MC14013BFEL ONSEMI

获取价格

Dual Type D Flip-Flop
MC14013BFELG ONSEMI

获取价格

Dual Type D Flip−Flop
MC14013BFG ONSEMI

获取价格

Dual Type D Flip−Flop
MC14013BFL2 ONSEMI

获取价格

4000/14000/40000 SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, P
MC14013BFL2 ROCHESTER

获取价格

4000/14000/40000 SERIES, DUAL POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, P