5秒后页面跳转
MC10H106P PDF预览

MC10H106P

更新时间: 2024-09-14 22:58:07
品牌 Logo 应用领域
安森美 - ONSEMI 触发器逻辑集成电路光电二极管输入元件
页数 文件大小 规格书
4页 112K
描述
Triple 4-3-3-Onput NOR Gate

MC10H106P 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:DIP包装说明:PLASTIC, DIP-16
针数:16Reach Compliance Code:not_compliant
HTS代码:8542.39.00.01风险等级:7.82
其他特性:ASYMMETRICAL INPUTS系列:10H
JESD-30 代码:R-PDIP-T16JESD-609代码:e0
长度:19.175 mm逻辑集成电路类型:NOR GATE
功能数量:3输入次数:4
端子数量:16最高工作温度:75 °C
最低工作温度:封装主体材料:PLASTIC/EPOXY
封装代码:DIP封装等效代码:DIP16,.3
封装形状:RECTANGULAR封装形式:IN-LINE
包装方法:RAIL峰值回流温度(摄氏度):NOT SPECIFIED
Prop。Delay @ Nom-Sup:1.55 ns传播延迟(tpd):1.5 ns
认证状态:Not Qualified施密特触发器:NO
座面最大高度:4.44 mm子类别:Gates
表面贴装:NO技术:ECL
温度等级:COMMERCIAL EXTENDED端子面层:Tin/Lead (Sn80Pb20)
端子形式:THROUGH-HOLE端子节距:2.54 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:7.62 mm

MC10H106P 数据手册

 浏览型号MC10H106P的Datasheet PDF文件第2页浏览型号MC10H106P的Datasheet PDF文件第3页浏览型号MC10H106P的Datasheet PDF文件第4页 
The MC10H106 is a triple 4–3–3 input NOR gate. This 10H part is a  
functional/pinout duplication of the standard MECL 10K family part,  
with 100% improvement in propagation delay and no increase in  
power– supply current.  
http://onsemi.com  
Propagation Delay, 1.0 ns Typical  
Improved Noise Margin 150 mV (Over Operating Voltage and  
Temperature Range)  
MARKING  
DIAGRAMS  
16  
Voltage Compensated  
MECL 10K–Compatible  
CDIP–16  
L SUFFIX  
CASE 620A  
MC10H106L  
AWLYYWW  
LOGIC DIAGRAM  
1
4
16  
5
3
6
7
PDIP–16  
P SUFFIX  
CASE 648  
MC10H106P  
AWLYYWW  
1
9
1
10  
11  
2
PLCC–20  
FN SUFFIX  
CASE 775  
10H106  
12  
13  
14  
AWLYYWW  
15  
V
= PIN 1  
= PIN 16  
= PIN 8  
CC1  
A
= Assembly Location  
V
CC2  
WL = Wafer Lot  
YY = Year  
V
EE  
WW = Work Week  
DIP  
PIN ASSIGNMENT  
ORDERING INFORMATION  
Device  
Package  
Shipping  
V
V
CC2  
1
2
3
4
5
6
7
8
16  
15  
14  
13  
12  
11  
10  
9
CC1  
MC10H106L  
CDIP–16  
25 Units/Rail  
B
OUT  
C
OUT  
MC10H106P  
PDIP–16  
PLCC–20  
25 Units/Rail  
46 Units/Rail  
C
IN  
A
OUT  
C
IN  
A
IN  
MC10H106FN  
C
IN  
A
IN  
B
IN  
A
IN  
B
IN  
A
IN  
B
IN  
V
EE  
Pin assignment is for Dual–in–Line Package.  
For PLCC pin assignment, see the Pin Conversion Tables on page 18  
of the ON Semiconductor MECL Data Book (DL122/D).  
Semiconductor Components Industries, LLC, 2000  
1
Publication Order Number:  
May, 2000 – Rev. 8  
MC10H106/D  

MC10H106P 替代型号

型号 品牌 替代类型 描述 数据表
MC10H106L ONSEMI

完全替代

Triple 4-3-3-Onput NOR Gate

与MC10H106P相关器件

型号 品牌 获取价格 描述 数据表
MC10H106PD MOTOROLA

获取价格

Gate, ECL10K, PDIP16
MC10H106PDS MOTOROLA

获取价格

Gate, ECL10K, PDIP16
MC10H106PG ONSEMI

获取价格

Triple 4−3−3−Input NOR Gate
MC10H106PS MOTOROLA

获取价格

Gate, ECL10K, PDIP16
MC10H107 ONSEMI

获取价格

Triple 2-Input Exclusive OR/Exclusive NOR Gate
MC10H107_06 ONSEMI

获取价格

Triple 2−Input Exclusive OR/Exclusive NOR Gate
MC10H107FN ONSEMI

获取价格

Triple 2−Input Exclusive OR/Exclusive NOR Gate
MC10H107FN MOTOROLA

获取价格

Triple 2-Input Exclusive OR/Exclusive NOR Gate
MC10H107FNG ONSEMI

获取价格

Triple 2−Input Exclusive OR/Exclusive NOR Gate
MC10H107FNR2 ONSEMI

获取价格

Triple 2−Input Exclusive OR/Exclusive NOR Gate