5秒后页面跳转
MC10123P PDF预览

MC10123P

更新时间: 2024-11-17 22:54:59
品牌 Logo 应用领域
摩托罗拉 - MOTOROLA 总线驱动器总线收发器逻辑集成电路光电二极管输入元件
页数 文件大小 规格书
4页 106K
描述
Triple 4-3-3-Input Bus Driver

MC10123P 技术参数

是否Rohs认证: 不符合生命周期:Transferred
包装说明:PLASTIC, DIP-16Reach Compliance Code:unknown
HTS代码:8542.39.00.01风险等级:5.72
其他特性:WITH 25 OHM LINE DRIVE CAPABILITY; WITH 4-3-3 INPUT NOR FUNCTIONS系列:10K
JESD-30 代码:R-PDIP-T16JESD-609代码:e0
长度:19.175 mm逻辑集成电路类型:BUS DRIVER
位数:1功能数量:3
端口数量:2端子数量:16
最高工作温度:85 °C最低工作温度:-30 °C
输出特性:OPEN-EMITTER WITH CUT-OFF封装主体材料:PLASTIC/EPOXY
封装代码:DIP封装形状:RECTANGULAR
封装形式:IN-LINE最大电源电流(ICC):82 mA
传播延迟(tpd):4.8 ns认证状态:Not Qualified
座面最大高度:4.44 mm表面贴装:NO
技术:ECL温度等级:OTHER
端子面层:Tin/Lead (Sn/Pb)端子形式:THROUGH-HOLE
端子节距:2.54 mm端子位置:DUAL
宽度:7.62 mmBase Number Matches:1

MC10123P 数据手册

 浏览型号MC10123P的Datasheet PDF文件第2页浏览型号MC10123P的Datasheet PDF文件第3页浏览型号MC10123P的Datasheet PDF文件第4页 
SEMICONDUCTOR TECHNICAL DATA  
The MC10123 consists of three NOR gates designed for bus driving  
applications on card or between cards. Output low logic levels are specified with  
V
= –2.1 Vdc so that the bus may be terminated to –2.0 Vdc. The gate output,  
OL  
when low, appears as a high impedance to the bus, because the output emitter–  
followers of the MC10123 are “turned–off.” This eliminates discontinuities in the  
characteristic impedance of the bus.  
The V  
level is specified when driving a 25–ohm load terminated to –2.0  
OH  
L SUFFIX  
CERAMIC PACKAGE  
CASE 620–10  
Vdc, the equivalent of a 50–ohm bus terminated at both ends. Although 25  
ohms is the lowest characteristic impedance that can be driven by the  
MC10123, higher impedance values may be used with this part. A typical  
50–ohm bus is shown in Figure 1.  
P SUFFIX  
PLASTIC PACKAGE  
CASE 648–08  
P
= 310 mW typ/pkg (No Load)  
= 3.0 ns typ  
D
t
pd  
FN SUFFIX  
PLCC  
CASE 775–02  
t , t = 2.5 ns typ (20%–80%)  
r f  
LOGIC DIAGRAM  
DIP  
4
5
PIN ASSIGNMENT  
3
6
7
V
B
V
CC2  
1
2
3
4
5
6
7
8
16  
15  
14  
13  
12  
11  
10  
9
CC1  
9
10  
11  
C
C
C
C
OUT  
IN  
OUT  
OUT  
2
A
12  
13  
14  
A
IN  
IN  
15  
A
IN  
IN  
V
V
V
= PIN 1  
= PIN 16  
= PIN 8  
B
A
CC1  
CC2  
EE  
IN  
IN  
IN  
IN  
B
B
A
IN  
V
EE  
FIGURE 1 — 50–OHM BUS DRIVER (TYPICAL APPLICATION)  
Pin assignment is for Dual–in–Line Package.  
For PLCC pin assignment, see the Pin Conversion  
Tables on page 6–11 of the Motorola MECL Data  
Book (DL122/D).  
1/3 MC10123  
1/3 MC10123  
1/3 MC10123  
Z
= 50  
O
50  
50  
RECEIVERS (MECL GATES)  
–2.0  
VDC  
–2.0  
VDC  
3/93  
Motorola, Inc. 1996  
REV 5  

与MC10123P相关器件

型号 品牌 获取价格 描述 数据表
MC10123PDS MOTOROLA

获取价格

Bus Driver, ECL10K, PDIP16
MC10123PS MOTOROLA

获取价格

Bus Driver, ECL10K, PDIP16
MC10124 ONSEMI

获取价格

Quad TTL to MECL Translator
MC10124_02 ONSEMI

获取价格

Quad TTL to MECL Translator
MC10124F MOTOROLA

获取价格

TTL to ECL Translator, ECL10K, CDFP16
MC10124FN MOTOROLA

获取价格

Quad TTL to MECL Translator
MC10124FN ONSEMI

获取价格

Quad TTL to MECL Translator
MC10124FNR2 MOTOROLA

获取价格

QUAD TTL TO ECL TRANSLATOR, COMPLEMENTARY OUTPUT, PQCC20, PLASTIC, LCC-20
MC10124FNR2 ONSEMI

获取价格

QUAD TTL TO ECL TRANSLATOR, COMPLEMENTARY OUTPUT, PQCC20, PLASTIC, LCC-20
MC10124L MOTOROLA

获取价格

Quad TTL to MECL Translator