5秒后页面跳转
MC100LVEL12MNR4 PDF预览

MC100LVEL12MNR4

更新时间: 2024-02-02 07:31:02
品牌 Logo 应用领域
安森美 - ONSEMI 驱动器
页数 文件大小 规格书
8页 136K
描述
3.3V ECL Low Impedance Driver

MC100LVEL12MNR4 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Obsolete零件包装代码:DFN
包装说明:HVSON, SOLCC8,.08,20针数:8
Reach Compliance Code:compliantHTS代码:8542.39.00.01
Factory Lead Time:7 weeks风险等级:5.61
Is Samacsys:N其他特性:NECL MODE: VCC = 0V WITH VEE = -3.0V TO -3.8V
系列:100LVELJESD-30 代码:S-XDSO-N8
JESD-609代码:e3长度:2 mm
逻辑集成电路类型:OR/NOR GATE功能数量:1
输入次数:2端子数量:8
最高工作温度:85 °C最低工作温度:-40 °C
封装主体材料:UNSPECIFIED封装代码:HVSON
封装等效代码:SOLCC8,.08,20封装形状:SQUARE
封装形式:SMALL OUTLINE, HEAT SINK/SLUG, VERY THIN PROFILE峰值回流温度(摄氏度):260
电源:+-3.3 V传播延迟(tpd):0.58 ns
认证状态:Not Qualified座面最大高度:1 mm
子类别:Other Logic ICs最大供电电压 (Vsup):3.8 V
最小供电电压 (Vsup):3 V标称供电电压 (Vsup):3.3 V
表面贴装:YES技术:ECL
温度等级:INDUSTRIAL端子面层:Tin (Sn)
端子形式:NO LEAD端子节距:0.5 mm
端子位置:DUAL处于峰值回流温度下的最长时间:40
宽度:2 mmBase Number Matches:1

MC100LVEL12MNR4 数据手册

 浏览型号MC100LVEL12MNR4的Datasheet PDF文件第2页浏览型号MC100LVEL12MNR4的Datasheet PDF文件第3页浏览型号MC100LVEL12MNR4的Datasheet PDF文件第4页浏览型号MC100LVEL12MNR4的Datasheet PDF文件第5页浏览型号MC100LVEL12MNR4的Datasheet PDF文件第6页浏览型号MC100LVEL12MNR4的Datasheet PDF文件第7页 
MC100EPT24  
3.3VꢀLVTTL/LVCMOS to  
Differential LVECL Translator  
Description  
The MC100EPT24 is a LVTTL/LVCMOS to differential LVECL  
translator. Because LVECL levels and LVTTL/LVCMOS levels are  
used, a 3.3 V, +3.3 V and ground are required. The small outline  
8lead package and the single gate of the EPT24 makes it ideal for  
those applications where space, performance, and low power are at a  
premium.  
http://onsemi.com  
MARKING DIAGRAMS*  
8
SOIC8  
D SUFFIX  
CASE 751  
KPT24  
ALYW  
G
8
Features  
1
1
350 ps Typical Propagation Delay  
Maximum Input Clock Frequency > 1.0 GHz Typical  
The 100 Series Contains Temperature Compensation  
1
8
1
TSSOP8  
DT SUFFIX  
CASE 948R  
Operating Range: V = 3.0 V to 3.6 V;  
CC  
8
KA24  
V
EE  
= 3.6 V to 3.0 V; GND = 0 V  
ALYWG  
G
PNP LVTTL Input for Minimal Loading  
Q Output will Default HIGH with Input Open  
PbFree Packages are Available  
DFN8  
MN SUFFIX  
CASE 506AA  
1
4
A
L
= Assembly Location  
= Wafer Lot  
Y
W
M
G
= Year  
= Work Week  
= Date Code  
= PbFree Package  
(Note: Microdot may be in either location)  
*For additional marking information, refer to  
Application Note AND8002/D.  
ORDERING INFORMATION  
See detailed ordering and shipping information in the package  
dimensions section on page 5 of this data sheet.  
© Semiconductor Components Industries, LLC, 2006  
1
Publication Order Number:  
December, 2006 Rev. 8  
MC100EPT24/D  

与MC100LVEL12MNR4相关器件

型号 品牌 获取价格 描述 数据表
MC100LVEL12MNR4G ONSEMI

获取价格

3.3V ECL Low Impedance Driver
MC100LVEL13 ONSEMI

获取价格

Dual 1:3 Fanout Buffer
MC100LVEL13_06 ONSEMI

获取价格

3.3V ECL Dual 1:3 Fanout Buffer
MC100LVEL13DW ONSEMI

获取价格

3.3V ECL Dual 1:3 Fanout Buffer
MC100LVEL13DW MOTOROLA

获取价格

Dual 1:3 Fanout Buffer
MC100LVEL13DWG ONSEMI

获取价格

3.3V ECL Dual 1:3 Fanout Buffer
MC100LVEL13DWR2 ONSEMI

获取价格

3.3V ECL Dual 1:3 Fanout Buffer
MC100LVEL13DWR2G ONSEMI

获取价格

3.3V ECL Dual 1:3 Fanout Buffer
MC100LVEL14 ONSEMI

获取价格

1:5 Clock Distribution Chip
MC100LVEL14_06 ONSEMI

获取价格

3.3V ECL 1:5 Clock Distribution Chip