5秒后页面跳转
MC100EP451FAR2G PDF预览

MC100EP451FAR2G

更新时间: 2024-01-09 08:32:40
品牌 Logo 应用领域
安森美 - ONSEMI 触发器锁存器逻辑集成电路
页数 文件大小 规格书
10页 124K
描述
3.3V / 5V ECL 6−Bit Differential Register with Master Reset

MC100EP451FAR2G 技术参数

是否无铅:含铅生命周期:Active
零件包装代码:QFP包装说明:LEAD FREE, LQFP-32
针数:32Reach Compliance Code:unknown
风险等级:5.66Is Samacsys:N
其他特性:NECL MODE: VCC = 0V WITH VEE = -3V TO -5.5V系列:100E
JESD-30 代码:S-PQFP-G32JESD-609代码:e3
长度:7 mm逻辑集成电路类型:D FLIP-FLOP
湿度敏感等级:NOT SPECIFIED位数:6
功能数量:1端子数量:32
最高工作温度:85 °C最低工作温度:-40 °C
输出极性:COMPLEMENTARY封装主体材料:PLASTIC/EPOXY
封装代码:LQFP封装形状:SQUARE
封装形式:FLATPACK, LOW PROFILE峰值回流温度(摄氏度):260
传播延迟(tpd):0.55 ns认证状态:COMMERCIAL
座面最大高度:1.6 mm最大供电电压 (Vsup):5.5 V
最小供电电压 (Vsup):3 V标称供电电压 (Vsup):3.3 V
表面贴装:YES技术:ECL
温度等级:INDUSTRIAL端子面层:MATTE TIN
端子形式:GULL WING端子节距:0.8 mm
端子位置:QUAD处于峰值回流温度下的最长时间:40
触发器类型:POSITIVE EDGE宽度:7 mm
Base Number Matches:1

MC100EP451FAR2G 数据手册

 浏览型号MC100EP451FAR2G的Datasheet PDF文件第2页浏览型号MC100EP451FAR2G的Datasheet PDF文件第3页浏览型号MC100EP451FAR2G的Datasheet PDF文件第4页浏览型号MC100EP451FAR2G的Datasheet PDF文件第5页浏览型号MC100EP451FAR2G的Datasheet PDF文件第6页浏览型号MC100EP451FAR2G的Datasheet PDF文件第7页 
MC10EP451, MC100EP451  
3.3V / 5VꢀECL 6−Bit  
Differential Register with  
Master Reset  
Description  
http://onsemi.com  
MARKING  
The MC10/100EP451 is a 6−bit fully differential register with  
common clock and single−ended Master Reset (MR). It is ideal for  
very high frequency applications where a registered data path is  
necessary.  
DIAGRAM*  
All inputs have a 75 kW pulldown resistor internally. Differential  
inputs have an override clamp. Unused differential register inputs can  
be left open and will default LOW. When the differential inputs are  
MCxxx  
forced to < V + 1.2 V, the clamp will override and force the output to  
EE  
EP451  
a default state. When in the default state, and since the flip−flop is edge  
triggered, the output reaches a determined, but not predicted, valid  
state.  
AWLYYWWG  
LQFP−32  
FA SUFFIX  
CASE 873A  
32  
The positive transition of CLK (pin 4) will latch the registers.  
Master Reset (MR) HIGH will asynchronously reset all registers  
forcing Q outputs to go LOW.  
1
1
The 100 Series contains temperature compensation.  
MCxxx  
EP451  
ALYWG  
32  
1
Features  
QFN32  
MN SUFFIX  
CASE 488AM  
450 ps Typical Propagation Delay  
Maximum Frequency > 3.0 GHz Typical  
Asynchronous Master Reset  
xxx  
A
= 10 or 100  
20 ps Skew Within Device, 35 ps Skew Device−To−Device  
= Assembly Location  
PECL Mode Operating Range: V = 3.0 V to 5.5 V  
CC  
WL, L = Wafer Lot  
YY, Y  
With V = 0 V  
EE  
= Year  
WW, W = Work Week  
NECL Mode Operating Range: V = 0 V  
CC  
G
= Pb−Free Package  
With V = −3.0 V to −5.5 V  
EE  
Open Input Default State  
Safety Clamp on Inputs  
Pb−Free Packages are Available*  
*For additional marking information, refer to  
Application Note AND8002/D.  
ORDERING INFORMATION  
See detailed ordering and shipping information in the package  
dimensions section on page 8 of this data sheet.  
*For additional information on our Pb−Free strategy and soldering details, please  
download the ON Semiconductor Soldering and Mounting Techniques  
Reference Manual, SOLDERRM/D.  
© Semiconductor Components Industries, LLC, 2006  
1
Publication Order Number:  
March, 2006 − Rev. 8  
MC10EP451/D  

MC100EP451FAR2G 替代型号

型号 品牌 替代类型 描述 数据表
MC100EP451MNR4G ONSEMI

完全替代

3.3V / 5V ECL 6−Bit Differential Register with Master Reset

与MC100EP451FAR2G相关器件

型号 品牌 获取价格 描述 数据表
MC100EP451MNG ONSEMI

获取价格

3.3V / 5V ECL 6−Bit Differential Register with Master Reset
MC100EP451MNG ROCHESTER

获取价格

100E SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PQCC32, 5 X 5 MM,
MC100EP451MNR4G ONSEMI

获取价格

3.3V / 5V ECL 6−Bit Differential Register with Master Reset
MC100EP451MNR4G ROCHESTER

获取价格

100E SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PQCC32, 5 X 5 MM,
MC100EP51 ONSEMI

获取价格

3.3V / 5V ECL D Flip-Flop with Reset and Differential Clock
MC100EP51D ONSEMI

获取价格

3.3V / 5V ECL D Flip-Flop with Reset and Differential Clock
MC100EP51DG ONSEMI

获取价格

3.3V / 5V ECL D Flip−Flop with Reset and Differential Clock
MC100EP51DR2 ONSEMI

获取价格

3.3V / 5V ECL D Flip-Flop with Reset and Differential Clock
MC100EP51DR2G ONSEMI

获取价格

3.3V / 5V ECL D Flip−Flop with Reset and Differential Clock
MC100EP51DT ONSEMI

获取价格

3.3V / 5V ECL D Flip-Flop with Reset and Differential Clock