5秒后页面跳转
MC100EP142MNR4G PDF预览

MC100EP142MNR4G

更新时间: 2024-02-03 01:43:48
品牌 Logo 应用领域
安森美 - ONSEMI 移位寄存器
页数 文件大小 规格书
13页 176K
描述
3.3 V / 5 V ECL 9-Bit Shift Register

MC100EP142MNR4G 数据手册

 浏览型号MC100EP142MNR4G的Datasheet PDF文件第2页浏览型号MC100EP142MNR4G的Datasheet PDF文件第3页浏览型号MC100EP142MNR4G的Datasheet PDF文件第4页浏览型号MC100EP142MNR4G的Datasheet PDF文件第5页浏览型号MC100EP142MNR4G的Datasheet PDF文件第6页浏览型号MC100EP142MNR4G的Datasheet PDF文件第7页 
MC10EP142, MC100EP142  
3.3 V / 5 VꢀECL 9−Bit Shift  
Register  
The MC10EP/100EP142 is a 9bit shift register, designed with  
byte-parity applications in mind. The MC10/100EP142 is capable of  
performing serial/parallel data into serial/parallel out and shifting in  
only one direction. The nine inputs D0 D8 accept parallel input data,  
while SIN accepts serial input data. The QT0:87 outputs do not need  
to be terminated for the shift operation to function. To minimize  
power, any Q output not used should be left unterminated.  
The SEL (Select) input pin is used to switch between the two modes  
of operation SHIFT and LOAD. The shift direction is from Bit 0 to  
Bit 8. Input data is accepted by the registers a setup time before the  
positive going edge of CLK0 or CLK1; shifting is also accomplished  
on the positive clock edge. A HIGH on the Master Reset pin (MR)  
asynchronously resets all the registers to zero, overriding CLK0 and  
CLK1 inputs.  
http://onsemi.com  
MARKING  
DIAGRAM*  
MCxxx  
EP142  
AWLYYWWG  
LQFP32  
FA SUFFIX  
CASE 873A  
32  
The 100 Series contains temperature compensation.  
1
Features  
1
Shift Frequency >2.8 GHz (Typical)  
9-Bit for ByteParity Applications  
Asynchronous Master Reset  
Dual Clocks  
MCxxx  
EP142  
32  
1
AWLYYWWG  
QFN32  
MN SUFFIX  
CASE 488AM  
G
PECL Mode Operating Range: V = 3.0 V to 5.5 V  
CC  
with V = 0 V  
EE  
xxx  
A
= 10 or 100  
NECL Mode Operating Range: V = 0 V  
CC  
= Assembly Location  
with V = 3.0 V to 5.5 V  
EE  
WL, L = Wafer Lot  
Open Input Default State  
Safety Clamp on Inputs  
PbFree Packages are Available  
YY, Y  
= Year  
WW, W = Work Week  
G or G = PbFree Package  
(Note: Microdot may be in either location)  
*For additional marking information, refer to  
Application Note AND8002/D.  
ORDERING INFORMATION  
See detailed ordering and shipping information in the package  
dimensions section on page 11 of this data sheet.  
©
Semiconductor Components Industries, LLC, 2006  
1
Publication Order Number:  
November, 2006 Rev. 16  
MC10EP142/D  

MC100EP142MNR4G 替代型号

型号 品牌 替代类型 描述 数据表
MC100EP142FAR2G ONSEMI

类似代替

3.3 V / 5 V ECL 9-Bit Shift Register
MC10EP142FAR2G ONSEMI

类似代替

3.3 V / 5 V ECL 9-Bit Shift Register

与MC100EP142MNR4G相关器件

型号 品牌 获取价格 描述 数据表
MC100EP14D ONSEMI

获取价格

3.3V / 5V 1:5 Differential ECL/PECL/HSTL Clock Driver
MC100EP14DT ONSEMI

获取价格

3.3V / 5V 1:5 Differential ECL/PECL/HSTL Clock Driver
MC100EP14DTG ONSEMI

获取价格

3.3V / 5V 1:5 Differential ECL/PECL/HSTL Clock Driver
MC100EP14DTR2 ONSEMI

获取价格

3.3V / 5V 1:5 Differential ECL/PECL/HSTL Clock Driver
MC100EP14DTR2G ONSEMI

获取价格

3.3V / 5V 1:5 Differential ECL/PECL/HSTL Clock Driver
MC100EP16 MOTOROLA

获取价格

Differential Receiver
MC100EP16 ONSEMI

获取价格

3.3V / 5V ECL Differential Receiver/Driver
MC100EP16D ONSEMI

获取价格

3.3V / 5V ECL Differential Receiver/Driver
MC100EP16D MOTOROLA

获取价格

Differential Receiver
MC100EP16DG ONSEMI

获取价格

3.3V / 5V ECL Differential Receiver/Driver