5秒后页面跳转
MACH221SP-7YC PDF预览

MACH221SP-7YC

更新时间: 2024-10-28 22:35:23
品牌 Logo 应用领域
莱迪思 - LATTICE 可编程逻辑器件输入元件时钟
页数 文件大小 规格书
48页 1080K
描述
High-Performance EE CMOS Programmable Logic

MACH221SP-7YC 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:QFP包装说明:METRIC, CAVITY-UP, PLASTIC, QFP-100
针数:100Reach Compliance Code:not_compliant
ECCN代码:EAR99HTS代码:8542.39.00.01
风险等级:5.78Is Samacsys:N
其他特性:96 MACROCELLS; 4 EXTERNAL CLOCKS; SHARED INPUT/CLOCK; PROGRAMMABLE POLARITY最大时钟频率:87 MHz
系统内可编程:YESJESD-30 代码:R-PQFP-G100
JESD-609代码:e0JTAG BST:NO
长度:20 mm湿度敏感等级:3
专用输入次数:4I/O 线路数量:48
宏单元数:96端子数量:100
最高工作温度:70 °C最低工作温度:
组织:4 DEDICATED INPUTS, 48 I/O输出函数:MACROCELL
封装主体材料:PLASTIC/EPOXY封装代码:QFP
封装等效代码:QFP100,.7X.9封装形状:RECTANGULAR
封装形式:FLATPACK电源:5 V
可编程逻辑类型:EE PLD传播延迟:7.5 ns
认证状态:Not Qualified座面最大高度:3.35 mm
子类别:Programmable Logic Devices最大供电电压:5.25 V
最小供电电压:4.75 V标称供电电压:5 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子面层:Tin/Lead (Sn/Pb)
端子形式:GULL WING端子节距:0.65 mm
端子位置:QUAD宽度:14 mm
Base Number Matches:1

MACH221SP-7YC 数据手册

 浏览型号MACH221SP-7YC的Datasheet PDF文件第2页浏览型号MACH221SP-7YC的Datasheet PDF文件第3页浏览型号MACH221SP-7YC的Datasheet PDF文件第4页浏览型号MACH221SP-7YC的Datasheet PDF文件第5页浏览型号MACH221SP-7YC的Datasheet PDF文件第6页浏览型号MACH221SP-7YC的Datasheet PDF文件第7页 
MACH 1 and 2 CPLD Families  
High-Performance EE CMOS Programmable Logic  
FEATURES  
  High-performance electrically-erasable CMOS PLD families  
  32 to 128 macrocells  
  44 to 100 pins in cost-effective PLCC, PQFP and TQFP packages  
  SpeedLocking™ – guaranteed fixed timing up to 16 product terms  
  Commercial 5/5.5/6/7.5/10/12/15-ns t and Industrial 7.5/10/12/14/18-ns t  
PD  
PD  
  Configurable macrocells  
— Programmable polarity  
— Registered or combinatorial outputs  
— Internal and I/O feedback paths  
— D-type or T-type flip-ops  
— Output Enables  
— Choice of clocks for each flip-flop  
— Input registers for MACH 2 family  
  JTAG (IEEE 1149.1)-compatible, 5-V in-system programming available  
  Peripheral component interconnect (PCI) compliant at 5/5.5/6/7.5/10/12 ns  
  Safe for mixed supply voltage system designs  
  Bus-Friendly™ inputs and I/Os reduce risk of unw anted oscillatory outputs  
  Programmable pow er-dow n mode results in pow er savings of up to 75%  
  Supported by Vantis DesignDirect™ softw are for rapid logic development  
— Supports HDL design methodologies with results optimized for Vantis  
— Flexibility to adapt to user requirements  
— Software partnerships that ensure customer success  
  Lattice/Vantis and third-party hardw are programming support  
®
Lattice/VantisPRO™ (formerly known as MACHPRO ) software for in-system programmability  
support on PCs and Automated Test Equipment  
— Programming support on all major programmers including Data I/O, BP Microsystems, Advin,  
and System General  
Publication# 1 4051  
Amendment/0  
Rev: K  
Issue Date: November 1 998  

与MACH221SP-7YC相关器件

型号 品牌 获取价格 描述 数据表
MACH221SP-7YC/1 LATTICE

获取价格

EE PLD, 7.5ns, CMOS, PQFP100,
MACH221SP-7YI LATTICE

获取价格

EE PLD, 10ns, CMOS, PQFP100,
MACH230-10 LATTICE

获取价格

High-Density EE CMOS Programmable Logic
MACH230-10JC LATTICE

获取价格

High-Density EE CMOS Programmable Logic
MACH230-15JC LATTICE

获取价格

High-Density EE CMOS Programmable Logic
MACH230-20JC LATTICE

获取价格

High-Density EE CMOS Programmable Logic
MACH231-10JC LATTICE

获取价格

EE PLD, 10ns, CMOS, PQCC84,
MACH231-10JC/1 LATTICE

获取价格

High-Performance EE CMOS Programmable Logic
MACH231-10JI LATTICE

获取价格

EE PLD, 12ns, CMOS, PQCC84,
MACH231-10JI/1 LATTICE

获取价格

EE PLD, 12ns, CMOS, PQCC84,