5秒后页面跳转
JM38510/37204BRA PDF预览

JM38510/37204BRA

更新时间: 2024-09-15 05:30:39
品牌 Logo 应用领域
德州仪器 - TI 总线驱动器总线收发器触发器逻辑集成电路输出元件
页数 文件大小 规格书
21页 602K
描述
OCTAL D-TYPE EDGE-TRIGGERED FLIP-FLOPS WITH 3-STATE OUTPUTS

JM38510/37204BRA 技术参数

生命周期:Active零件包装代码:DIP
包装说明:DIP,针数:20
Reach Compliance Code:not_compliantHTS代码:8542.39.00.01
Factory Lead Time:1 week风险等级:1.25
Is Samacsys:N系列:ALS
JESD-30 代码:R-GDIP-T20长度:24.2 mm
负载电容(CL):50 pF逻辑集成电路类型:BUS DRIVER
最大I(ol):0.024 A位数:8
功能数量:1端口数量:2
端子数量:20最高工作温度:125 °C
最低工作温度:-55 °C输出特性:3-STATE
输出极性:TRUE封装主体材料:CERAMIC, GLASS-SEALED
封装代码:DIP封装形状:RECTANGULAR
封装形式:IN-LINE包装方法:TUBE
峰值回流温度(摄氏度):NOT SPECIFIED最大电源电流(ICC):31 mA
传播延迟(tpd):17 ns认证状态:Not Qualified
筛选级别:MIL-M-38510 Class B座面最大高度:5.08 mm
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):4.5 V
标称供电电压 (Vsup):5 V表面贴装:NO
技术:TTL温度等级:MILITARY
端子形式:THROUGH-HOLE端子节距:2.54 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
触发器类型:POSITIVE EDGE宽度:6.92 mm
Base Number Matches:1

JM38510/37204BRA 数据手册

 浏览型号JM38510/37204BRA的Datasheet PDF文件第2页浏览型号JM38510/37204BRA的Datasheet PDF文件第3页浏览型号JM38510/37204BRA的Datasheet PDF文件第4页浏览型号JM38510/37204BRA的Datasheet PDF文件第5页浏览型号JM38510/37204BRA的Datasheet PDF文件第6页浏览型号JM38510/37204BRA的Datasheet PDF文件第7页 
SN54ALS374A, SN54AS374, SN74ALS374A, SN74AS374  
OCTAL D-TYPE EDGE-TRIGGERED FLIP-FLOPS  
WITH 3-STATE OUTPUTS  
SDAS167C – APRIL 1982 – REVISED NOVEMBER 1999  
SN54ALS374A, SN54AS374 . . . J PACKAGE  
SN74ALS374A, SN74AS374 . . . DW OR N PACKAGE  
(TOP VIEW)  
D-Type Flip-Flops in a Single Package With  
3-State Bus Driving True Outputs  
Full Parallel Access for Loading  
Buffered Control Inputs  
OE  
1Q  
1D  
2D  
2Q  
3Q  
3D  
4D  
4Q  
V
CC  
1
2
3
4
5
6
7
8
9
10  
20  
19  
18  
17  
16  
15  
14  
8Q  
8D  
7D  
7Q  
6Q  
6D  
Package Options Include Plastic  
Small-Outline (DW) Packages, Ceramic  
Chip Carriers (FK), and Standard Plastic (N)  
and Ceramic (J) DIPs  
description  
13 5D  
12 5Q  
These octal D-type edge-triggered flip-flops  
feature 3-state outputs designed specifically for  
11  
GND  
CLK  
driving  
highly  
capacitive  
or  
relatively  
low-impedance loads. They are particularly  
suitable for implementing buffer registers, I/O  
ports, bidirectional bus drivers, and working  
registers.  
SN54ALS374A, SN54AS374 . . . FK PACKAGE  
(TOP VIEW)  
On the positive transition of the clock (CLK) input,  
the Q outputs are set to the logic levels set up at  
the data (D) inputs.  
3
2
1
20 19  
18  
8D  
7D  
7Q  
6Q  
6D  
2D  
2Q  
3Q  
3D  
4D  
4
5
6
7
8
17  
16  
15  
14  
A buffered output-enable (OE) input places the  
eight outputs in either a normal logic state (high or  
low logic levels) or the high-impedance state. In  
the high-impedance state, the outputs neither  
load nor drive the bus lines significantly. The  
high-impedance state and the increased drive  
provide the capability to drive bus lines without  
interface or pullup components.  
9 10 11 12 13  
OE does not affect internal operations of the flip-flops. Old data can be retained or new data can be entered  
while the outputs are in the high-impedance state.  
The SN54ALS374A and SN54AS374 are characterized for operation over the full military temperature range  
of –55°C to 125°C. The SN74ALS374A and SN74AS374 are characterized for operation from 0°C to 70°C.  
FUNCTION TABLE  
(each flip-flop)  
INPUTS  
OUTPUT  
Q
OE  
L
CLK  
D
H
L
H
L
L
L
H or L  
X
X
X
Q
0
H
Z
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of  
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.  
Copyright 1999, Texas Instruments Incorporated  
On products compliant to MIL-PRF-38535, all parameters are tested  
unless otherwise noted. On all other products, production  
processing does not necessarily include testing of all parameters.  
PRODUCTION DATA information is current as of publication date.  
Products conform to specifications per the terms of Texas Instruments  
standard warranty. Production processing does not necessarily include  
testing of all parameters.  
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265  

JM38510/37204BRA 替代型号

型号 品牌 替代类型 描述 数据表
DM74ALS374WMX FAIRCHILD

功能相似

Octal 3-STATE D-Type Edge-Triggered Flip-Flop
DM74ALS374SJX FAIRCHILD

功能相似

Octal 3-STATE D-Type Edge-Triggered Flip-Flop
DM74ALS374N FAIRCHILD

功能相似

Octal 3-STATE D-Type Edge-Triggered Flip-Flop

与JM38510/37204BRA相关器件

型号 品牌 获取价格 描述 数据表
JM38510/37301B2A TI

获取价格

QUADRUPLE 2-INPUT POSITIVE-NOR GATES
JM38510/37301BCA TI

获取价格

QUADRUPLE 2-INPUT POSITIVE-NOR GATES
JM38510/37302B2A TI

获取价格

Triple 3-Input Positive-NOR Gates 20-LCCC -55 to 125
JM38510/37302BCA TI

获取价格

军用 3 通道、3 输入、4.5V 至 5.5V 双极或非门 | J | 14
JM38510/37401B2A TI

获取价格

QUADRUPLE 2-INPUT POSITIVE-AND GATES
JM38510/37401BCA TI

获取价格

QUADRUPLE 2-INPUT POSITIVE-AND GATES
JM38510/37402BCA TI

获取价格

军用 3 通道、3 输入、4.5V 至 5.5V 双极与门 | J | 14 | -55
JM38510/37501B2A TI

获取价格

军用 4 通道、2 输入、4.5V 至 5.5V 双极或门 | FK | 20 | -55
JM38510/37501BCA TI

获取价格

军用 4 通道、2 输入、4.5V 至 5.5V 双极或门 | J | 14 | -55
JM38510/37701B2A TI

获取价格

3-LINE TO 8-LINE DECODERS/DEMULTIPLEXERS