5秒后页面跳转
IW4029BN PDF预览

IW4029BN

更新时间: 2024-11-29 05:39:55
品牌 Logo 应用领域
IKSEMICON 计数器高压
页数 文件大小 规格书
9页 363K
描述
Presettable Up/Down Counter High-Voltage Silicon-Gate CMOS

IW4029BN 数据手册

 浏览型号IW4029BN的Datasheet PDF文件第2页浏览型号IW4029BN的Datasheet PDF文件第3页浏览型号IW4029BN的Datasheet PDF文件第4页浏览型号IW4029BN的Datasheet PDF文件第5页浏览型号IW4029BN的Datasheet PDF文件第6页浏览型号IW4029BN的Datasheet PDF文件第7页 
TECHNICAL DATA  
IW4029B  
Presettable Up/Down Counter  
High-Voltage Silicon-Gate CMOS  
The IW4029B consists of a four-stage binary or BCD-decade up/down  
counter with provisions for look-ahead carry in both counting modes. The  
inputs consists of a single CLOCK, CARRY IN,(CLOCK ENABLE),  
BINARY/DECADE, UP/DOWN, PRESET ENABLE, and four individual  
JAM signals. Q1, Q2, Q3, Q4 and a CARRY OUT signal are provided as  
outputs.  
A high PRESET ENABLE signal allows information on the JAM  
INPUTS to preset the counter to any state asynchronously with the clock.  
A low on each JAM line, when the PRESET-ENABLE signal is high,  
resets the counter to its zero count. The counter is advanced one count at  
the positive transition of the clock when the CARRY IN and PRESET  
ENABLE signals are low. Advancement is inhibited when the  
CARRY IN or PRESET ENABLE signals are high. The CARRY OUT  
signal is normally high and goes low when the counter reaches its  
maximum count in the UP mode or the minimum count in the DOWN  
ORDERING INFORMATION  
IW4029BN Plastic  
IW4029BD SOIC  
TA = -55° to 125° C for all packages  
mode provided the CARRY IN signal is low. The CARRY IN signal in the low state can thus be considered a CLOCK  
ENABLE. The CARRY IN terminal must be connected to GND when  
not in use.  
PIN ASSIGNMENT  
Binary counting is accomplished when the BINARY/DECADE  
input is high; the counter counts in the decade mode when the  
BINARY/DECADE input is low. The counter counts up when the  
UP/DOWN input is high, and down when the UP/DOWN input is low.  
Parallel clocking provides synchronous control and hence faster  
response from all counting outputs. Ripple-clocking allows for longer  
clock input rise and fall times.  
Operating Voltage Range: 3.0 to 18 V  
Maximum input current of 1 μA at 18 V over full package-  
temperature range; 100 nA at 18 V and 25°C  
Noise margin (over full package temperature range):  
1.0 V min @ 5.0 V supply  
2.0 V min @ 10.0 V supply  
2.5 V min @ 15.0 V supply  
LOGIC DIAGRAM  
PIN 16=VCC  
PIN 8= GND  
Rev. 00  

与IW4029BN相关器件

型号 品牌 获取价格 描述 数据表
IW4030B IKSEMICON

获取价格

Quad Exclusive-OR Gate High-Voltage Silicon-Gate CMOS
IW4030B INTEGRAL

获取价格

QUAD EXCLUSIVE-OR GATE
IW4030BD INTEGRAL

获取价格

QUAD EXCLUSIVE-OR GATE
IW4030BD IKSEMICON

获取价格

Quad Exclusive-OR Gate High-Voltage Silicon-Gate CMOS
IW4030BN IKSEMICON

获取价格

Quad Exclusive-OR Gate High-Voltage Silicon-Gate CMOS
IW4030BN INTEGRAL

获取价格

QUAD EXCLUSIVE-OR GATE
IW4034B IKSEMICON

获取价格

8-Stage Static Bidirectional Parallel/ Serial Input/Output Bus Register High-Voltage Silic
IW4034B INTEGRAL

获取价格

8-STAGE STATIC BIDIRECTIONAL PARALLEL/ SERIAL INPUT/OUTPUT BUS REGISTER
IW4034BDW IKSEMICON

获取价格

8-Stage Static Bidirectional Parallel/ Serial Input/Output Bus Register High-Voltage Silic
IW4034BDW INTEGRAL

获取价格

8-STAGE STATIC BIDIRECTIONAL PARALLEL/ SERIAL INPUT/OUTPUT BUS REGISTER