5秒后页面跳转
ISPLSI1032-90LTI PDF预览

ISPLSI1032-90LTI

更新时间: 2024-01-21 05:31:06
品牌 Logo 应用领域
莱迪思 - LATTICE /
页数 文件大小 规格书
16页 227K
描述
In-System Programmable High Density PLD

ISPLSI1032-90LTI 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Obsolete零件包装代码:QFP
包装说明:TQFP-100针数:100
Reach Compliance Code:not_compliantECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:8.74
其他特性:IN-SYSTEM PROGRAMMABLE; 4 EXTERNAL CLOCKS最大时钟频率:58.8 MHz
系统内可编程:YESJESD-30 代码:S-PQFP-G100
JESD-609代码:e0JTAG BST:NO
长度:14 mm湿度敏感等级:3
专用输入次数:4I/O 线路数量:64
宏单元数:128端子数量:100
最高工作温度:70 °C最低工作温度:
组织:4 DEDICATED INPUTS, 64 I/O输出函数:MACROCELL
封装主体材料:PLASTIC/EPOXY封装代码:LFQFP
封装等效代码:QFP100,.63SQ,20封装形状:SQUARE
封装形式:FLATPACK, LOW PROFILE, FINE PITCH峰值回流温度(摄氏度):240
电源:5 V可编程逻辑类型:EE PLD
传播延迟:17 ns认证状态:Not Qualified
座面最大高度:1.6 mm子类别:Programmable Logic Devices
最大供电电压:5.25 V最小供电电压:4.75 V
标称供电电压:5 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:Tin/Lead (Sn/Pb)端子形式:GULL WING
端子节距:0.5 mm端子位置:QUAD
处于峰值回流温度下的最长时间:30宽度:14 mm

ISPLSI1032-90LTI 数据手册

 浏览型号ISPLSI1032-90LTI的Datasheet PDF文件第2页浏览型号ISPLSI1032-90LTI的Datasheet PDF文件第3页浏览型号ISPLSI1032-90LTI的Datasheet PDF文件第4页浏览型号ISPLSI1032-90LTI的Datasheet PDF文件第5页浏览型号ISPLSI1032-90LTI的Datasheet PDF文件第6页浏览型号ISPLSI1032-90LTI的Datasheet PDF文件第7页 
®
ispLSI 1032  
In-System Programmable High Density PLD  
Features  
Functional Block Diagram  
• HIGH-DENSITY PROGRAMMABLE LOGIC  
— High Speed Global Interconnect  
— 6000 PLD Gates  
Output Routing Pool  
— 64 I/O Pins, Eight Dedicated Inputs  
— 192 Registers  
D7 D6 D5 D4 D3 D2 D1 D0  
— Wide Input Gating for Fast Counters, State  
Machines, Address Decoders, etc.  
— Small Logic Block Size for Fast Random Logic  
— Security Cell Prevents Unauthorized Copying  
• HIGH PERFORMANCE E2CMOS® TECHNOLOGY  
fmax = 90 MHz Maximum Operating Frequency  
C7  
C6  
C5  
C4  
C3  
C2  
C1  
C0  
A0  
A1  
A2  
A3  
A4  
A5  
A6  
A7  
D
D
D
D
Q
Q
Q
Q
Logic  
Array  
GLB  
tfpmdax= =1260nsMPHrzofpoargIantdiounstDrieallaaynd Military/883 Devices  
— TTL Compatible Inputs and Outputs  
— Electrically Erasable and Reprogrammable  
— Non-Volatile E2CMOS Technology  
— 100% Tested  
Global Routing Pool (GRP)  
B0 B1 B2 B3 B4 B5 B6 B7  
Output Routing Pool  
• IN-SYSTEM PROGRAMMABLE  
CLK  
— In-System Programmable™ (ISP™) 5-Volt Only  
— Increased Manufacturing Yields, Reduced Time-to-  
Market, and Improved Product Quality  
— Reprogram Soldered Devices for Faster Prototyping  
• COMBINES EASE OF USE AND THE FAST SYSTEM  
SPEED OF PLDs WITH THE DENSITY AND FLEX-  
IBILITY OF FIELD PROGRAMMABLE GATE ARRAYS  
— Complete Programmable Device Can Combine Glue  
Logic and Structured Designs  
— Four Dedicated Clock Input Pins  
— Synchronous and Asynchronous Clocks  
— Flexible Pin Placement  
— Optimized Global Routing Pool Provides Global  
Interconnectivity  
Description  
The ispLSI 1032 is a High-Density Programmable Logic  
Device containing 192 Registers, 64 Universal I/O pins,  
eight Dedicated Input pins, four Dedicated Clock Input  
pins and a Global Routing Pool (GRP). The GRP pro-  
vides complete interconnectivity between all of these  
elements. The ispLSI 1032 features 5-Volt in-system  
programming and in-system diagnostic capabilities. It is  
thefirstdevicewhichoffersnon-volatilereprogrammability  
of the logic, as well as the interconnect to provide truly  
reconfigurable systems.  
• ispDesignEXPERT™ – LOGIC COMPILER AND COM-  
PLETE ISP DEVICE DESIGN SYSTEMS FROM HDL  
SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING  
— Superior Quality of Results  
The basic unit of logic on the ispLSI 1032 device is the  
Generic Logic Block (GLB). The GLBs are labeled A0, A1  
.. D7 (see figure 1). There are a total of 32 GLBs in the  
ispLSI 1032 device. Each GLB has 18 inputs, a program-  
mable AND/OR/XOR array, and four outputs which can  
be configured to be either combinatorial or registered.  
Inputs to the GLB come from the GRP and dedicated  
inputs. All of the GLB outputs are brought back into the  
GRP so that they can be connected to the inputs of any  
other GLB on the device.  
— Tightly Integrated with Leading CAE Vendor Tools  
— Productivity Enhancing Timing Analyzer, Explore  
Tools, Timing Simulator and ispANALYZER™  
— PC and UNIX Platforms  
Copyright©1999LatticeSemiconductorCorp. Allbrandorproductnamesaretrademarksorregisteredtrademarksoftheirrespectiveholders. Thespecificationsandinformationhereinaresubject  
to change without notice.  
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.  
Tel. (503) 681-0118; 1-800-LATTICE; FAX (503) 681-3037; http://www.latticesemi.com  
March 1999  
1
1032_07  

与ISPLSI1032-90LTI相关器件

型号 品牌 获取价格 描述 数据表
ISPLSI1032E LATTICE

获取价格

In-System Programmable High Density PLD
ISPLSI1032E_06 LATTICE

获取价格

In-System Programmable High Density PLD
ISPLSI1032E100LJ LATTICE

获取价格

In-System Programmable High Density PLD
ISPLSI1032E-100LJ LATTICE

获取价格

In-System Programmable High Density PLD
ISPLSI1032E100LJI LATTICE

获取价格

In-System Programmable High Density PLD
ISPLSI1032E100LJN LATTICE

获取价格

In-System Programmable High Density PLD
ISPLSI1032E-100LJN LATTICE

获取价格

EE PLD, 12.5ns, 128-Cell, CMOS, PQCC84, LEAD FREE, PLASTIC, LCC-84
ISPLSI1032E100LJNI LATTICE

获取价格

In-System Programmable High Density PLD
ISPLSI1032E100LT LATTICE

获取价格

In-System Programmable High Density PLD
ISPLSI1032E-100LT LATTICE

获取价格

In-System Programmable High Density PLD