5秒后页面跳转
ISPLSI1016E-100LT44 PDF预览

ISPLSI1016E-100LT44

更新时间: 2024-09-15 22:09:11
品牌 Logo 应用领域
莱迪思 - LATTICE 可编程逻辑器件输入元件时钟
页数 文件大小 规格书
12页 151K
描述
In-System Programmable High Density PLD

ISPLSI1016E-100LT44 技术参数

是否无铅:含铅是否Rohs认证:不符合
生命周期:Obsolete零件包装代码:QFP
包装说明:TQFP-44针数:44
Reach Compliance Code:compliantECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:5.76
Is Samacsys:N其他特性:USE ISPLSI1016EA FOR NEW DESIGNS
最大时钟频率:77 MHz系统内可编程:YES
JESD-30 代码:S-PQFP-G44JESD-609代码:e0
JTAG BST:NO长度:10 mm
湿度敏感等级:3专用输入次数:
I/O 线路数量:32宏单元数:64
端子数量:44最高工作温度:70 °C
最低工作温度:组织:0 DEDICATED INPUTS, 32 I/O
输出函数:MACROCELL封装主体材料:PLASTIC/EPOXY
封装代码:QFP封装等效代码:QFP44,.47SQ,32
封装形状:SQUARE封装形式:FLATPACK
峰值回流温度(摄氏度):240电源:5 V
可编程逻辑类型:EE PLD传播延迟:13 ns
认证状态:Not Qualified子类别:Programmable Logic Devices
最大供电电压:5.25 V最小供电电压:4.75 V
标称供电电压:5 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:TIN LEAD端子形式:GULL WING
端子节距:0.8 mm端子位置:QUAD
处于峰值回流温度下的最长时间:30宽度:10 mm
Base Number Matches:1

ISPLSI1016E-100LT44 数据手册

 浏览型号ISPLSI1016E-100LT44的Datasheet PDF文件第2页浏览型号ISPLSI1016E-100LT44的Datasheet PDF文件第3页浏览型号ISPLSI1016E-100LT44的Datasheet PDF文件第4页浏览型号ISPLSI1016E-100LT44的Datasheet PDF文件第5页浏览型号ISPLSI1016E-100LT44的Datasheet PDF文件第6页浏览型号ISPLSI1016E-100LT44的Datasheet PDF文件第7页 
®
ispLSI 1016E  
In-System Programmable High Density PLD  
Features  
Functional Block Diagram  
• HIGH-DENSITY PROGRAMMABLE LOGIC  
— 2000 PLD Gates  
— 32 I/O Pins, Four Dedicated Inputs  
— 96 Registers  
— High-Speed Global Interconnect  
— Wide Input Gating for Fast Counters, State  
Machines, Address Decoders, etc.  
— Small Logic Block Size for Random Logic  
A0  
A1  
A2  
A3  
A4  
A5  
A6  
A7  
B7  
D
D
D
D
Q
Q
Q
Q
B6  
B5  
B4  
B3  
B2  
B1  
B0  
Logic  
Array  
• HIGH-PERFORMANCE E2CMOS® TECHNOLOGY  
GLB  
fmax = 125 MHz Maximum Operating Frequency  
tpd = 7.5 ns Propagation Delay  
— TTL Compatible Inputs and Outputs  
— Electrically Erasable and Reprogrammable  
— Non-Volatile  
Global Routing Pool (GRP)  
— 100% Tested at Time of Manufacture  
— Unused Product Term Shutdown Saves Power  
CLK  
• IN-SYSTEM PROGRAMMABLE  
— In-System Programmable (ISP™) 5V Only  
— Increased Manufacturing Yields, Reduced Time-to-  
Market and Improved Product Quality  
0139C1-isp  
Description  
— Reprogram Soldered Device for Faster Prototyping  
• OFFERS THE EASE OF USE AND FAST SYSTEM  
SPEED OF PLDs WITH THE DENSITY AND FLEXIBILITY  
OF FIELD PROGRAMMABLE GATE ARRAYS  
— Complete Programmable Device Can Combine Glue  
Logic and Structured Designs  
— Enhanced Pin Locking Capability  
— Three Dedicated Clock Input Pins  
— Synchronous and Asynchronous Clocks  
— Programmable Output Slew Rate Control to  
Minimize Switching Noise  
The ispLSI 1016E is a High Density Programmable Logic  
Device containing 96 Registers, 32 Universal I/O pins,  
four Dedicated Input pins, three Dedicated Clock Input  
pins, one Global OE input pin and a Global Routing Pool  
(GRP). The GRP provides complete interconnectivity  
betweenalloftheseelements.TheispLSI1016Efeatures  
5V in-system programming and in-system diagnostic  
capabilities. The ispLSI 1016E offers non-volatile  
reprogrammabilityofthelogic,aswellastheinterconnect  
to provide truly reconfigurable systems. A functional  
superset of the ispLSI 1016 architecture, the ispLSI  
1016E device adds a new global output enable pin.  
— Flexible Pin Placement  
— Optimized Global Routing Pool Provides Global  
Interconnectivity  
• ispDesignEXPERT™ – LOGIC COMPILER AND COM-  
PLETE ISP DEVICE DESIGN SYSTEMS FROM HDL  
SYNTHESIS THROUGH IN-SYSTEM PROGRAMMING  
The basic unit of logic on the ispLSI 1016E device is the  
Generic Logic Block (GLB). The GLBs are labeled A0,  
A1...B7 (see Figure 1). There are a total of 16 GLBs in the  
ispLSI 1016E device. Each GLB has 18 inputs, a  
programmable AND/OR/Exclusive OR array, and four  
outputswhichcanbeconfiguredtobeeithercombinatorial  
or registered. Inputs to the GLB come from the GRP and  
dedicated inputs. All of the GLB outputs are brought back  
into the GRP so that they can be connected to the inputs  
of any other GLB on the device.  
— Superior Quality of Results  
— Tightly Integrated with Leading CAE Vendor Tools  
— Productivity Enhancing Timing Analyzer, Explore  
Tools, Timing Simulator and ispANALYZER™  
— PC and UNIX Platforms  
Copyright©1998LatticeSemiconductorCorp. Allbrandorproductnamesaretrademarksorregisteredtrademarksoftheirrespectiveholders. Thespecificationsandinformationhereinaresubject  
to change without notice.  
October 1998  
LATTICE SEMICONDUCTOR CORP., 5555 Northeast Moore Ct., Hillsboro, Oregon 97124, U.S.A.  
Tel. (503) 268-8000; 1-800-LATTICE; FAX (503) 268-8556; http://www.latticesemi.com  
1016e_06  
1

ISPLSI1016E-100LT44 替代型号

型号 品牌 替代类型 描述 数据表
ISPLSI1016E-80LTN44 LATTICE

完全替代

EE PLD, 18.5ns, 64-Cell, CMOS, PQFP44, LEAD FREE, TQFP-44
ISPLSI1016E-125LTN44 LATTICE

完全替代

EE PLD, 10ns, 64-Cell, CMOS, PQFP44, TQFP-44

与ISPLSI1016E-100LT44相关器件

型号 品牌 获取价格 描述 数据表
ISPLSI1016E100LT44I LATTICE

获取价格

High-Density Programmable Logic
ISPLSI1016E-100LT44I LATTICE

获取价格

In-System Programmable High Density PLD
ISPLSI1016E100LTN44 LATTICE

获取价格

In-System Programmable High Density PLD
ISPLSI1016E100LTN44I LATTICE

获取价格

In-System Programmable High Density PLD
ISPLSI1016E125LJ LATTICE

获取价格

High-Density Programmable Logic
ISPLSI1016E-125LJ LATTICE

获取价格

In-System Programmable High Density PLD
ISPLSI1016E125LJI LATTICE

获取价格

High-Density Programmable Logic
ISPLSI1016E-125LJI LATTICE

获取价格

In-System Programmable High Density PLD
ISPLSI1016E125LJN LATTICE

获取价格

In-System Programmable High Density PLD
ISPLSI1016E-125LJN LATTICE

获取价格

EE PLD, 10ns, 64-Cell, CMOS, PQCC44, LEAD FREE, PLASTIC, LCC-44