5秒后页面跳转
ISP1761ET PDF预览

ISP1761ET

更新时间: 2024-10-27 22:47:59
品牌 Logo 应用领域
恩智浦 - NXP 控制器
页数 文件大小 规格书
158页 689K
描述
Hi-Speed Universal Serial Bus On-The-Go controller

ISP1761ET 数据手册

 浏览型号ISP1761ET的Datasheet PDF文件第2页浏览型号ISP1761ET的Datasheet PDF文件第3页浏览型号ISP1761ET的Datasheet PDF文件第4页浏览型号ISP1761ET的Datasheet PDF文件第5页浏览型号ISP1761ET的Datasheet PDF文件第6页浏览型号ISP1761ET的Datasheet PDF文件第7页 
ISP1761  
Hi-Speed Universal Serial Bus On-The-Go controller  
Rev. 01 — 12 January 2005  
Product data sheet  
1. General description  
The ISP1761 is a single-chip Hi-Speed Universal Serial Bus (USB) On-The-Go (OTG)  
Controller integrated with the advanced Philips Slave Host Controller and the Philips  
ISP1582 Peripheral Controller.  
The Hi-Speed USB Host Controller and Peripheral Controller comply to Universal Serial  
Bus Specification Rev. 2.0 and support data transfer speeds of up to 480 Mbit/s. The  
Enhanced Host Controller Interface (EHCI) core implemented in the Host Controller is  
adapted from Enhanced Host Controller Interface Specification for Universal Serial Bus  
Rev. 1.0. The OTG controller is compliant with On-The-Go Supplement to the USB  
Specification Rev. 1.0a.  
The ISP1761 has three USB ports. Port 1 can be configured to function as a downstream  
port, an upstream port or an OTG port; ports 2 and 3 are always configured as  
downstream ports. The OTG port can switch its role from host to peripheral, and  
peripheral to host. The OTG port can become a host through the Host Negotiation  
Protocol (HNP) as specified in the OTG supplement.  
2. Features  
Compliant with Universal Serial Bus Specification Rev. 2.0; supporting data transfer at  
high-speed (480 Mbit/s), full-speed (12 Mbit/s) and low-speed (1.5 Mbit/s)  
Integrated Transaction Translator (TT) for Original USB (full-speed and low-speed)  
peripheral support  
Three USB ports that support three operational modes:  
Mode 1: Port 1 is an OTG Controller port, and ports 2 and 3 are Host Controller  
ports  
Mode 2: Ports 1, 2 and 3 are Host Controller ports  
Mode 3: Port 1 is a Peripheral Controller port, and ports 2 and 3 are Host Controller  
ports  
Supports OTG Host Negotiation Protocol (HNP) and Session Request Protocol (SRP)  
Multitasking support with Virtual Segmentation feature (up to four banks)  
High-speed memory controller (variable latency and SRAM external interface)  
Directly addressable memory architecture  
Generic processor interface to most CPUs, such as: Hitachi® SH-3 and SH-4, Philips  
XA, Intel® StrongARM®, NEC® and Toshiba® MIPS, Motorola® DragonBall™ and  
PowerPC® Reduced Instruction Set Computer (RISC) processors  
Configurable 32-bit and 16-bit external memory data bus  
Supports Programmed I/O (PIO) and Direct Memory Access (DMA)  
Slave DMA implementation on CPU interface for reducing the host system’s CPU load  

与ISP1761ET相关器件

型号 品牌 获取价格 描述 数据表
ISP1761ET,518 NXP

获取价格

IC UNIVERSAL SERIAL BUS CONTROLLER, PBGA128, 9 X 9 MM, 0.80 MM HEIGHT, PLASTIC, MO-195, SO
ISP1761ET,551 NXP

获取价格

USB Bus Controller, CMOS, PBGA128, 9 X 9 MM, 0.80 MM HEIGHT, PLASTIC, MO-195, SOT857-1, TF
ISP1761ET-S NXP

获取价格

暂无描述
ISP1763AETTM ETC

获取价格

Hi-Speed USB OTG controller Rev. 02 — 24 Fe
ISP184 HAMMOND

获取价格

Panneaux lateraux
ISP185 HAMMOND

获取价格

Panneaux lateraux
ISP186 HAMMOND

获取价格

Panneaux lateraux
ISP188 HAMMOND

获取价格

Panneaux lateraux
ISP2032 LATTICE

获取价格

In-System Programmable Super FAST High Density PLD
ISP2032E LATTICE

获取价格

In-System Programmable Super FAST High Density PLD