5秒后页面跳转
IS43R16320A-6TL PDF预览

IS43R16320A-6TL

更新时间: 2024-09-16 04:23:03
品牌 Logo 应用领域
美国芯成 - ISSI 存储内存集成电路光电二极管动态存储器双倍数据速率时钟
页数 文件大小 规格书
18页 230K
描述
32Meg x 16 512-MBIT DDR SDRAM

IS43R16320A-6TL 技术参数

是否Rohs认证: 符合生命周期:Obsolete
零件包装代码:TSOP2包装说明:TSSOP, TSSOP66,.46
针数:66Reach Compliance Code:compliant
ECCN代码:EAR99HTS代码:8542.32.00.28
风险等级:5.6访问模式:FOUR BANK PAGE BURST
最长访问时间:0.7 ns其他特性:AUTO/SELF REFRESH
最大时钟频率 (fCLK):166 MHzI/O 类型:COMMON
交错的突发长度:2,4,8JESD-30 代码:R-PDSO-G66
JESD-609代码:e3长度:22.22 mm
内存密度:536870912 bit内存集成电路类型:DDR DRAM
内存宽度:16湿度敏感等级:3
功能数量:1端口数量:1
端子数量:66字数:33554432 words
字数代码:32000000工作模式:SYNCHRONOUS
最高工作温度:70 °C最低工作温度:
组织:32MX16输出特性:3-STATE
封装主体材料:PLASTIC/EPOXY封装代码:TSSOP
封装等效代码:TSSOP66,.46封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH峰值回流温度(摄氏度):260
电源:2.5 V认证状态:Not Qualified
刷新周期:8192座面最大高度:1.2 mm
自我刷新:YES连续突发长度:2,4,8
最大待机电流:0.005 A子类别:DRAMs
最大压摆率:0.307 mA最大供电电压 (Vsup):2.7 V
最小供电电压 (Vsup):2.3 V标称供电电压 (Vsup):2.5 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子面层:Matte Tin (Sn) - annealed
端子形式:GULL WING端子节距:0.65 mm
端子位置:DUAL处于峰值回流温度下的最长时间:40
宽度:10.16 mmBase Number Matches:1

IS43R16320A-6TL 数据手册

 浏览型号IS43R16320A-6TL的Datasheet PDF文件第2页浏览型号IS43R16320A-6TL的Datasheet PDF文件第3页浏览型号IS43R16320A-6TL的Datasheet PDF文件第4页浏览型号IS43R16320A-6TL的Datasheet PDF文件第5页浏览型号IS43R16320A-6TL的Datasheet PDF文件第6页浏览型号IS43R16320A-6TL的Datasheet PDF文件第7页 
®
IS43R16320A  
ISSI  
MARCH 2006  
32Meg x 16  
512-MBIT DDR SDRAM  
FEATURES  
DEVICE OVERVIEW  
Clock Frequency: 166 MHz  
ISSI’s 512-Mbit DDR SDRAM achieves high-speed data  
transfer using pipeline architecture and two data word  
accesses per clock cycle. The 536,870,912-bit memory  
array is internally organized as four banks of 128M-bit to  
allowconcurrentoperations. ThepipelineallowsRead  
and Write burst accesses to be virtually continuous, with  
the option to concatenate or truncate the bursts. The  
programmable features of burst length, burst sequence  
and CAS latency enable further advantages. The device  
is available in 16-bit data word size. Input data is regis-  
tered on the I/O pins on both edges of Data Strobe  
signal(s), while output data is referenced to both edges of  
Data Strobe and both edges of CK. Commands are  
registered on the positive edges of CK. Auto Refresh,  
Active Power Down, and Pre-charge Power Down modes  
are enabled by using clock enable (CKE) and other  
inputs in an industry-standard sequence. All input and  
output voltage levels are compatible with SSTL 2.  
Power supply (VDD and VDDQ)  
DDR 333: 2.5V + 0.2V  
SSTL 2 interface  
Four internal banks to hide row Pre-charge  
and Active operations  
Commands and addresses register on positive  
clock edges (CK)  
Bi-directional Data Strobe signal for data cap-  
ture  
Differential clock inputs (CK and CK) for  
two data accesses per clock cycle  
Data Mask feature for Writes supported  
DLL aligns data I/O and Data Strobe transitions  
with clock inputs  
Programmable burst length for Read and Write  
operations  
KEY TIMING PARAMETERS  
Programmable CAS Latency (2 or 2.5 clocks)  
Parameter  
-6  
Unit  
Programmable burst sequence: sequential or  
DDR333  
interleaved  
Clock Cycle Time  
CAS Latency = 3  
CAS Latency = 2.5  
CAS Latency = 2  
Burst concatenation and truncation supported  
for maximum data throughput  
6
7.5  
ns  
ns  
ns  
Auto Pre-charge option for each Read or Write  
burst  
Clock Frequency  
CAS Latency = 3  
CAS Latency = 2.5  
CAS Latency = 2  
166  
133  
MHz  
MHz  
MHz  
8192 refresh cycles every 64ms  
Auto Refresh and Self Refresh Modes  
Pre-charge Power Down and Active Power  
Down Modes  
Lead-free package  
Copyright © 2006 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time  
without notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to  
obtain the latest version of this device specification before relying on any published information and before placing orders for products.  
Integrated Silicon Solution, Inc. — 1-800-379-4774  
1
Rev. A  
03/22/06  

与IS43R16320A-6TL相关器件

型号 品牌 获取价格 描述 数据表
IS43R16320B-5TL ISSI

获取价格

DDR DRAM, 32MX16, 0.7ns, CMOS, PDSO66, ROHS COMPLIANT, PLASTIC, TSOP2-66
IS43R16320D-5BLI ISSI

获取价格

IC DRAM 512M PARALLEL 60TFBGA
IS43R16320D-5BLI-TR ISSI

获取价格

IC DRAM 512M PARALLEL 60TFBGA
IS43R16320D-5BL-TR ISSI

获取价格

Cache DRAM Module, 32MX16, 0.7ns, CMOS, PBGA60, 8 X 13 MM, 1.20 MM HEIGHT, 0.80 MM PITCH,
IS43R16320D-5TL ISSI

获取价格

IC DRAM 512M PARALLEL 66TSOP II
IS43R16320D-5TLI ISSI

获取价格

IC DRAM 512M PARALLEL 66TSOP II
IS43R16320D-5TLI-TR ISSI

获取价格

IC DRAM 512M PARALLEL 66TSOP II
IS43R16320D-5TL-TR ISSI

获取价格

IC DRAM 512M PARALLEL 66TSOP II
IS43R16320D-6BI ISSI

获取价格

IC DRAM 512M PARALLEL 60TFBGA
IS43R16320D-6BI-TR ISSI

获取价格

IC DRAM 512M PARALLEL 60TFBGA