5秒后页面跳转
IN7472 PDF预览

IN7472

更新时间: 2024-11-26 05:39:19
品牌 Logo 应用领域
IKSEMICON
页数 文件大小 规格书
5页 314K
描述
AND-Gated J-K Master-Slave Flip- Flops with Reset and Clear

IN7472 数据手册

 浏览型号IN7472的Datasheet PDF文件第2页浏览型号IN7472的Datasheet PDF文件第3页浏览型号IN7472的Datasheet PDF文件第4页浏览型号IN7472的Datasheet PDF文件第5页 
TECHNICAL DATA  
IN7472  
AND-Gated J-K Master-Slave Flip-  
Flops with Reset and Clear  
LOGIC DIAGRAM  
ORDERING INFORMATION  
IN7472N Plastic  
IN7472D SOIC  
TA = -10° to 70° C for all packages  
PIN ASSIGNMENT  
PIN 14 =VCC  
PIN 7 = GND  
NC - No internal connection  
FUNCTION TABLE  
Inputs  
Output  
Reset Clear Clock  
J
K
X
X
X
L
Q
Q
L
L
H
L
H
L
X
X
X
X
X
X
L
H
L
H*  
Q0  
H
H
L
H*  
Q0  
L
H
H
H
H
H
H
H
H
H
L
L
H
H
L
H
H
TOGGLE  
X =don’t care  
Q0 = the level of Q before the indicated input conditions were established.  
TOGGLE: Each output changes to the complement of its previous level on each  
active transition (pulse) of the clock.  
*This configuration is nonstable; that is, it will not persist whenpreset and clear inputs  
return to their inactive (high) level.  
1

与IN7472相关器件

型号 品牌 获取价格 描述 数据表
IN7472D IKSEMICON

获取价格

AND-Gated J-K Master-Slave Flip- Flops with Reset and Clear
IN7472D INTEGRAL

获取价格

AND-Gated J-K Master-Slave Flip-Flops with Reset and Clear
IN7472N INTEGRAL

获取价格

AND-Gated J-K Master-Slave Flip-Flops with Reset and Clear
IN7472N IKSEMICON

获取价格

AND-Gated J-K Master-Slave Flip- Flops with Reset and Clear
IN74AC00 INTEGRAL

获取价格

Quad 2-Input NAND Gate High-Speed Silicon-Gate CMOS
IN74AC00N INTEGRAL

获取价格

Gate
IN74AC02 INTEGRAL

获取价格

Quad 2-Input NOR Gate High-Speed Silicon-Gate CMOS
IN74AC02D INTEGRAL

获取价格

Quad 2-Input NOR Gate High-Speed Silicon-Gate CMOS
IN74AC02N INTEGRAL

获取价格

Quad 2-Input NOR Gate High-Speed Silicon-Gate CMOS
IN74AC04 INTEGRAL

获取价格

Hex Inverter High-Speed Silicon-Gate CMOS