5秒后页面跳转
IDTCV174CPAG8 PDF预览

IDTCV174CPAG8

更新时间: 2024-11-16 20:02:23
品牌 Logo 应用领域
艾迪悌 - IDT 时钟光电二极管外围集成电路晶体
页数 文件大小 规格书
21页 114K
描述
Processor Specific Clock Generator, 400MHz, PDSO56, GREEN, TSSOP-56

IDTCV174CPAG8 技术参数

生命周期:Obsolete零件包装代码:TSSOP
包装说明:TSSOP,针数:56
Reach Compliance Code:unknownECCN代码:EAR99
HTS代码:8542.39.00.01风险等级:5.8
Is Samacsys:NJESD-30 代码:R-PDSO-G56
JESD-609代码:e3长度:14 mm
端子数量:56最高工作温度:70 °C
最低工作温度:最大输出时钟频率:400 MHz
封装主体材料:PLASTIC/EPOXY封装代码:TSSOP
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
主时钟/晶体标称频率:14.31818 MHz认证状态:Not Qualified
座面最大高度:1.1 mm最大供电电压:3.465 V
最小供电电压:3.135 V标称供电电压:3.3 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子面层:MATTE TIN
端子形式:GULL WING端子节距:0.5 mm
端子位置:DUAL宽度:6.1 mm
uPs/uCs/外围集成电路类型:CLOCK GENERATOR, PROCESSOR SPECIFICBase Number Matches:1

IDTCV174CPAG8 数据手册

 浏览型号IDTCV174CPAG8的Datasheet PDF文件第2页浏览型号IDTCV174CPAG8的Datasheet PDF文件第3页浏览型号IDTCV174CPAG8的Datasheet PDF文件第4页浏览型号IDTCV174CPAG8的Datasheet PDF文件第5页浏览型号IDTCV174CPAG8的Datasheet PDF文件第6页浏览型号IDTCV174CPAG8的Datasheet PDF文件第7页 
PROGRAMMABLE FLEXPC  
IDTCV174C  
CLOCK FOR P4 PROCESSOR  
DESCRIPTION:  
FEATURES:  
IDTCV174Cisa56pinclockdevice,incorporatingIntelCK505requirements  
for the Intel advance P4 processor. The CPU output buffer is designed to  
supportupto400MHzreferenceclockfortheCPU. ThischiphasthreePLLs  
inside for CPU, SRC/PCI and 48MHz/DOT96 IO clocks.  
• Compliant with Intel CK505  
• Power management control suitable for low power applications  
• One high precision PLL for CPU/SRC/PCI, SSC and N program-  
ming  
• One high precision PLL for SRC/PCI, SSC and N programming  
• One high precision PLL for 96MHz/48MHz  
• Push-pull IOs for differential outputs  
• Support spread spectrum modulation, –0.5 down spread and  
others  
• Support SMBus block read/write, index read/write  
• Selectable output strength  
• Smooth transition for N programming  
• Available in SSOP and TSSOP packages  
OUTPUTS:  
• 2*0.7V differential CPU CLK pair  
• 7*0.7V differential SRC CLK pair  
• One CPU_ITP/SRC differential clock pair  
• One SRC0/DOT96 differential clock pair  
• 6*PCI, 33.3MHz  
KEYSPECIFICATIONS:  
• CPU/SRC CLK cycle to cycle jitter < 85ps  
• PCI CLK cycle to cycle jitter < 500ps  
• 1*48MHz  
• 1*REF  
• 1*SATA  
FUNCTIONALBLOCKDIAGRAM  
REF  
XTAL_IN  
XTAL  
CPU[1:0]  
PLL1  
SSC  
N Programmable  
CPU, SRC, PCI  
Output Buffer  
Stop Logic  
Osc Amp  
XTAL_OUT  
CPU_ITP/SRC8  
SDATA  
SCLK  
SM Bus  
Controller  
SRC[7:1]  
SRC CLK  
Output Buffer  
Stop Logic  
PLL3  
SSC  
N Programmable  
PCI[4:0], PCIF5  
SATA  
CKPRWGD/PD#  
CPU_STOP#  
PCI_STOP#  
Control  
Logic  
48MHz  
Fixed PLL  
PLL2  
SRC5_EN, LTE  
48MHz/96MHz  
Output BUffer  
ITP_EN  
DOT96/SRC0  
CR#_[F:A]  
FSC,B,A  
TheIDTlogoisaregisteredtrademarkofIntegratedDeviceTechnology,Inc.  
COMMERCIAL TEMPERATURE RANGE  
MAY 2006  
1
© 2005 Integrated Device Technology, Inc.  
DSC 6898/8  

与IDTCV174CPAG8相关器件

型号 品牌 获取价格 描述 数据表
IDTCV174CPVG IDT

获取价格

PROGRAMMABLE FLEXPC CLOCK FOR P4 PROCESSOR
IDTCV174CPVG8 IDT

获取价格

Processor Specific Clock Generator, 400MHz, PDSO56, GREEN, SSOP-56
IDTCV193 IDT

获取价格

PROGRAMMABLE FLEXPC LP/S CLOCK FOR INTEL BASED SYSTEMS
IDTCV193CPAG8 IDT

获取价格

PROGRAMMABLE FLEXPC LP/S CLOCK FOR INTEL BASED SYSTEMS
IDTCV193CPVG8 IDT

获取价格

PROGRAMMABLE FLEXPC LP/S CLOCK FOR INTEL BASED SYSTEMS
IDTF1950 IDT

获取价格

7-bit 0.25 dB Digital Step Attenuator
IDTF1950_17 IDT

获取价格

7-bit 0.25 dB Digital Step Attenuator
IDTF2255NLGK IDT

获取价格

Voltage Variable RF Attenuator
IDTF2255NLGK_18 IDT

获取价格

Voltage Variable RF Attenuator
IDTHS221P10 IDT

获取价格

HYBRID SWITCH WITH NEGATIVE SIGNAL HANDLING