5秒后页面跳转
IDT71V35761S183BGG PDF预览

IDT71V35761S183BGG

更新时间: 2024-09-15 13:08:43
品牌 Logo 应用领域
艾迪悌 - IDT 计数器存储内存集成电路静态存储器时钟
页数 文件大小 规格书
22页 283K
描述
Cache SRAM, 128KX36, 3.3ns, CMOS, PBGA119, GREEN, BGA-119

IDT71V35761S183BGG 技术参数

生命周期:Obsolete零件包装代码:BGA
包装说明:BGA,针数:119
Reach Compliance Code:unknownECCN代码:3A991.B.2.A
HTS代码:8542.32.00.41风险等级:5.74
Is Samacsys:N最长访问时间:3.3 ns
其他特性:PIPELINED ARCHITECTUREJESD-30 代码:R-PBGA-B119
JESD-609代码:e1长度:22 mm
内存密度:4718592 bit内存集成电路类型:CACHE SRAM
内存宽度:36功能数量:1
端子数量:119字数:131072 words
字数代码:128000工作模式:SYNCHRONOUS
最高工作温度:70 °C最低工作温度:
组织:128KX36封装主体材料:PLASTIC/EPOXY
封装代码:BGA封装形状:RECTANGULAR
封装形式:GRID ARRAY并行/串行:PARALLEL
认证状态:Not Qualified座面最大高度:2.36 mm
最大供电电压 (Vsup):3.465 V最小供电电压 (Vsup):3.135 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:CMOS温度等级:COMMERCIAL
端子面层:TIN SILVER COPPER端子形式:BALL
端子节距:1.27 mm端子位置:BOTTOM
宽度:14 mmBase Number Matches:1

IDT71V35761S183BGG 数据手册

 浏览型号IDT71V35761S183BGG的Datasheet PDF文件第2页浏览型号IDT71V35761S183BGG的Datasheet PDF文件第3页浏览型号IDT71V35761S183BGG的Datasheet PDF文件第4页浏览型号IDT71V35761S183BGG的Datasheet PDF文件第5页浏览型号IDT71V35761S183BGG的Datasheet PDF文件第6页浏览型号IDT71V35761S183BGG的Datasheet PDF文件第7页 
128K x 36, 256K x 18  
IDT71V35761S  
IDT71V35781S  
IDT71V35761SA  
IDT71V35781SA  
3.3VSynchronousSRAMs  
3.3VI/O,PipelinedOutputs  
BurstCounter,SingleCycleDeselect  
Features  
Description  
128K x 36, 256K x 18 memory configurations  
The IDT71V35761/781 are high-speed SRAMs organized as  
128Kx36/256Kx18.TheIDT71V35761/781SRAMscontainwrite,data,  
addressandcontrolregisters. InternallogicallowstheSRAMtogenerate  
aself-timedwritebaseduponadecisionwhichcanbeleftuntiltheendof  
thewritecycle.  
Supports high system speed:  
Commercial:  
– 200MHz 3.1ns clock access time  
CommercialandIndustrial:  
– 183MHz 3.3ns clock access time  
– 166MHz 3.5ns clock access time  
LBO input selects interleaved or linear burst mode  
Theburstmodefeatureoffersthehighestlevelofperformancetothe  
systemdesigner,astheIDT71V35761/81canprovidefourcyclesofdata  
forasingleaddress presentedtotheSRAM. Aninternalburstaddress  
Self-timedwritecyclewithglobalwritecontrol(GW),bytewrite counteracceptsthefirstcycleaddressfromtheprocessor,initiatingthe  
enable (BWE), and byte writes (BWx)  
3.3V core power supply  
Power down controlled by ZZ input  
3.3V I/O  
accesssequence.Thefirstcycleofoutputdatawillbepipelinedforone  
cycle before it is available on the next rising clock edge. If burst mode  
operationisselected(ADV=LOW),thesubsequentthreecyclesofoutput  
datawillbeavailabletotheuseronthenextthreerisingclockedges. The  
Optional - Boundary Scan JTAG Interface (IEEE 1149.1 orderofthesethreeaddressesaredefinedbytheinternalburstcounter  
compliant)  
andthe LBO inputpin.  
Packaged in a JEDEC Standard 100-pin plastic thin quad  
TheIDT71V35761/781SRAMsutilizeIDT’slatesthigh-performance  
flatpack(TQFP),119ballgridarray(BGA)and165finepitchball CMOSprocessandarepackagedinaJEDECstandard14mmx20mm  
grid array  
100-pin thinplasticquadflatpack(TQFP)aswellasa119ballgridarray  
(BGA) and 165 fine pitch ball grid array.  
PinDescriptionSummary  
A0-A17  
Address Inputs  
Input  
Input  
Input  
Input  
Input  
Input  
Input  
Input  
Input  
Input  
Input  
Input  
Input  
Input  
Input  
Output  
Input  
Input  
I/O  
Synchronous  
Synchronous  
Synchronous  
Asynchronous  
Synchronous  
Synchronous  
Synchronous  
N/A  
Chip Enable  
CE  
CS0, CS1  
OE  
Chip Selects  
Output Enable  
Global Write Enable  
Byte Write Enable  
Individual Byte Write Selects  
Clock  
GW  
BWE  
(1)  
BW1, BW2, BW3, BW4  
CLK  
Burst Address Advance  
Address Status (Cache Controller)  
Address Status (Processor)  
Linear / Interleaved Burst Order  
Test Mode Select  
Test Data Input  
Synchronous  
Synchronous  
Synchronous  
DC  
ADV  
ADSC  
ADSP  
LBO  
TMS  
Synchronous  
Synchronous  
N/A  
TDI  
TCK  
Test Clock  
TDO  
Test Data Output  
Synchronous  
Asynchronous  
Asynchronous  
Synchronous  
N/A  
JTAG Reset (Optional)  
Sleep Mode  
TRST  
ZZ  
I/O0-I/O31, I/OP1-I/OP4  
VDD, VDDQ  
Data Input / Output  
Core Power, I/O Power  
Ground  
Supply  
Supply  
VSS  
N/A  
NOTE:  
5301 tbl 01  
1. BW3 and BW4 are not applicable for the IDT71V35781.  
JUNE 2003  
1
©2003IntegratedDeviceTechnology,Inc.  
DSC-5301/03  

与IDT71V35761S183BGG相关器件

型号 品牌 获取价格 描述 数据表
IDT71V35761S183BGG8 IDT

获取价格

Cache SRAM, 128KX36, 3.3ns, CMOS, PBGA119, GREEN, BGA-119
IDT71V35761S183BGGI IDT

获取价格

3.3V Synchronous SRAMs 3.3V I/O, Pipelined Outputs Burst Counter, Single Cycle Deselect
IDT71V35761S183BGGI8 IDT

获取价格

3.3V Synchronous SRAMs 3.3V I/O, Pipelined Outputs Burst Counter, Single Cycle Deselect
IDT71V35761S183BGI IDT

获取价格

128K x 36, 256K x 18 3.3V Synchronous SRAMs 3.3V I/O, Pipelined Outputs Burst Counter, Sin
IDT71V35761S183BGI8 IDT

获取价格

Cache SRAM, 128KX36, 3.3ns, CMOS, PBGA119, BGA-119
IDT71V35761S183BQ IDT

获取价格

128K x 36, 256K x 18 3.3V Synchronous SRAMs 3.3V I/O, Pipelined Outputs Burst Counter, Sin
IDT71V35761S183BQG IDT

获取价格

3.3V Synchronous SRAMs 3.3V I/O, Pipelined Outputs Burst Counter, Single Cycle Deselect
IDT71V35761S183BQG8 IDT

获取价格

3.3V Synchronous SRAMs 3.3V I/O, Pipelined Outputs Burst Counter, Single Cycle Deselect
IDT71V35761S183BQGI IDT

获取价格

3.3V Synchronous SRAMs 3.3V I/O, Pipelined Outputs Burst Counter, Single Cycle Deselect
IDT71V35761S183BQGI8 IDT

获取价格

3.3V Synchronous SRAMs 3.3V I/O, Pipelined Outputs Burst Counter, Single Cycle Deselect