IDT23S05E
3.3VZERODELAYCLOCKBUFFER,SPREADSPECTRUM
COMMERCIALANDINDUSTRIALTEMPERATURERANGES
IDT23S05E
3.3V ZERO DELAY CLOCK
BUFFER, SPREAD SPECTRUM
COMPATIBLE
FEATURES:
DESCRIPTION:
• Phase-Lock Loop Clock Distribution
• 10MHz to 200MHz operating frequency
• Distributes one clock input to one bank of five outputs
• Zero Input-Output Delay
The IDT23S05E is a high-speed phase-lock loop (PLL) clock buffer,
designed to address high-speed clock distribution applications. The zero
delay is achieved by aligning the phase between the incoming clock and
the output clock, operable within the range of 10 to 200MHz.
• Output Skew < 250ps
The IDT23S05E is an 8-pin version of the IDT23S09E. IDT23S05E
accepts one reference input, and drives out five low skew clocks. The -1H
version of this device operates up to 200MHz frequency and has a higher
drive than the -1 device. All parts have on-chip PLLs which lock to an input
clockontheREFpin. ThePLLfeedbackison-chipandisobtainedfromthe
CLKOUT pad. In the absence of an input clock, the IDT23S05E enters
• Low jitter <200 ps cycle-to-cycle
• IDT23S05E-1 for Standard Drive
• IDT23S05E-1H for High Drive
• No external RC network required
• Operates at 3.3V VDD
• Power down mode
• Spread spectrum compatible
• Available in SOIC package
power down. In this mode, the device will draw less than 12µA for
CommercialTemperaturerangeandlessthan25µAforIndustrialtempera-
ture range, the outputs are tri-stated, and the PLL is not running, resulting
in a significant reduction of power.
The IDT23S05E is characterized for both Industrial and Commercial
NOTE: EOL for non-green parts to occur on 5/13/10 per
PDNU-09-01
operation.
FUNCTIONALBLOCKDIAGRAM
8
CLKOUT
3
CLK1
PLL
1
Control
Logic
REF
2
CLK2
CLK3
CLK4
5
7
TheIDTlogoisaregisteredtrademarkofIntegratedDeviceTechnology,Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
AUGUST 2009
1
c
2006 Integrated Device Technology, Inc.
DSC - 6398/7