5秒后页面跳转
ICSSSTUAF32868AHLF PDF预览

ICSSSTUAF32868AHLF

更新时间: 2024-09-25 12:58:27
品牌 Logo 应用领域
艾迪悌 - IDT 双倍数据速率
页数 文件大小 规格书
22页 540K
描述
Bus Driver, PBGA176

ICSSSTUAF32868AHLF 技术参数

是否Rohs认证:符合生命周期:Obsolete
Reach Compliance Code:unknown风险等级:5.84
Is Samacsys:NJESD-30 代码:R-PBGA-B176
JESD-609代码:e1逻辑集成电路类型:BUS DRIVER
湿度敏感等级:3端子数量:176
最高工作温度:70 °C最低工作温度:
封装主体材料:PLASTIC/EPOXY封装代码:FBGA
封装等效代码:BGA176,8X22,25封装形状:RECTANGULAR
封装形式:GRID ARRAY, FINE PITCH电源:1.8 V
认证状态:Not Qualified子类别:Other Logic ICs
标称供电电压 (Vsup):1.8 V表面贴装:YES
温度等级:COMMERCIAL端子面层:Tin/Silver/Copper (Sn/Ag/Cu)
端子形式:BALL端子节距:0.635 mm
端子位置:BOTTOMBase Number Matches:1

ICSSSTUAF32868AHLF 数据手册

 浏览型号ICSSSTUAF32868AHLF的Datasheet PDF文件第2页浏览型号ICSSSTUAF32868AHLF的Datasheet PDF文件第3页浏览型号ICSSSTUAF32868AHLF的Datasheet PDF文件第4页浏览型号ICSSSTUAF32868AHLF的Datasheet PDF文件第5页浏览型号ICSSSTUAF32868AHLF的Datasheet PDF文件第6页浏览型号ICSSSTUAF32868AHLF的Datasheet PDF文件第7页 
DATASHEET  
28-BIT CONFIGURABLE REGISTERED BUFFER FOR DDR2 CONFIDENTIAL  
ICSSSTUAF32868A  
QERR pin (active low). The convention is even parity, i.e.,  
valid parity is defined as an even number of ones across the  
DIMM-independent data inputs combined with the parity  
input bit. To calculate parity, all DIMM-independent D-inputs  
must be tied to a known logic state. If an error occurs and  
the QERR output is driven low, it stays latched low for a  
minimum of two clock cycles or until RESET is driven low. If  
two or more consecutive parity errors occur, the QERR  
output is driven low and latched low for a clock duration  
equal to the parity error duration or until RESET is driven  
low. If a parity error occurs on the clock cycle before the  
device enters the low-power (LPM) and the QERR output is  
driven low, then it stays lateched low for the LPM duration  
plus two clock cycles or until RESET is driven low. The  
DIMM-dependent signals (DCKE0, DCKE1, DODT0,  
DODT1, DCS0 and DCS1) are not included in the parity  
check computation.  
Description  
This 28-bit 1:2 configurable registered buffer is designed for  
1.7V to 1.9V VDD operation. All inputs are compatible with  
the JEDEC standard for SSTL_18, except the chip-select  
gate-enable (CSGEN), control (C), and reset (RESET)  
inputs, which are LVCMOS. All outputs are edge-controlled  
circuits optimized for unterminated DIMM loads, and meet  
SSTL_18 specifications, except the open-drain error  
(QERR) output.  
The ICSSSTUAF32868A operates from a differential clock  
(CLK and CLK). Data are registered at the crossing of CLK  
going high and CLK going low. The device supports  
low-power standby operation. When RESET is low, the  
differential input receivers are disabled, and undriven  
(floating) data, clock, and reference voltage (Vref) inputs  
are allowed. In addition, when RESET is low, all registers  
are reset and all outputs are forced low except QERR. The  
LVCMOS RESET and C inputs must always be held at a  
valid logic high or low level. To ensure defined outputs from  
the register before a stable clock has been supplied,  
RESET must be held in the low state during power up. In  
the DDR2 RDIMM application, RESET is specified to be  
completely asynchronous with respect to CLK and CLK.  
Therefore, no timing relationship can be ensured between  
the two. When entering reset, the register will be cleared  
and the data outputs will be driven low quickly, relative to  
the time to disable the differential input receivers. However,  
when coming out of reset, the register will become active  
quickly, relative to the time to enable the differential input  
receivers. As long as the data inputs are low, and the clock  
is stable during the time from the low-to-high transition of  
RESET until the input receivers are fully enabled, the  
design of the ICSSSTUAF32868A must ensure that the  
outputs will remain low, thus ensuring no glitches on the  
output.  
The C input controls the pinout configuration from  
register-A configuration (when low) to register-B  
configuration (when high). The C input should not be  
switched during normal operation. It should be hardwired to  
a valid low or high level to configure the register in the  
desired mode. The device also supports low-power active  
operation by monitoring both system chip select (DCS0 and  
DCS1) and CSGEN inputs and will gate the Qn outputs  
from changing states when CSGEN, DCS0, and DCS1  
inputs are high. If CSGEN, DCS0 orDCS1 input is low, the  
Qn outputs will function normally. Also, if both DCS0 and  
DCS1 inputs are high, the device will gate the QERR output  
from changing states. If either DCS0 orDCS1 is low, the  
QERR output will function normally. The RESET input has  
priority over the DCS0 and DCS1 control and when driven  
low will force the Qn outputs low, and the QERR output  
high. If the chip-select control functionality is not desired,  
then the CSGEN input can be hard-wired to ground, in  
which case, the setup-time requirement for DCS0 and  
DCS1 would be the same as for the other D data inputs. To  
control the low-power mode with DCS0 and DCS1 only,  
then the CSGEN input should be pulled up to Vdd through a  
pullup resistor. The two VREF pins (A1 and V1) are  
connected together internally by approximately 150.  
However, it is necessary to connect only one of the two  
VREF pins to the external VREF power supply. An unused  
VREF pin should be terminated with a VREF coupling  
capacitor.  
The ICSSSTUAF32868A includes a parity checking  
function. Parity, which arrives one cycle after the data input  
to which it applies, is checked on the PAR_IN input of the  
device. The corresponding QERR output signal for the data  
inputs is generated two clock cycles after the data, to which  
the QERR signal applies, is registered. The  
ICSSSTUAF32868A accepts a parity bit from the memory  
controller on the parity bit (PAR_IN) input, compares it with  
the data received on the DIMM-independent D-inputs  
(D1-D5, D7, D9-D12, D17-D28 when C = 0; or D1-D12,  
D17-D20, D22, D24-D28 when C = 1) and indicates  
whether a parity error has occurred on the open-drain  
28-BIT CONFIGURABLE REGISTERED BUFFER FOR DDR2  
1
ICSSSTUAF32868A  
7094/14  

与ICSSSTUAF32868AHLF相关器件

型号 品牌 获取价格 描述 数据表
ICSSSTUAF32868AHLFT IDT

获取价格

28-BIT CONFIGURABLE REGISTERED BUFFER FOR DDR2
ICSSSTUAF32868B IDT

获取价格

28-BIT CONFIGURABLE REGISTERED BUFFER FOR DDR2
ICSSSTUAF32868BHLF IDT

获取价格

28-BIT CONFIGURABLE REGISTERED BUFFER FOR DDR2
ICSSSTUAF32869A IDT

获取价格

14-BIT CONFIGURABLE REGISTERED BUFFER FOR DDR2
ICSSSTUAF32869AHLF IDT

获取价格

14-BIT CONFIGURABLE REGISTERED BUFFER FOR DDR2
ICSSSTUAF32869AHLFT IDT

获取价格

D Flip-Flop, 32869 Series, 1-Func, Positive Edge Triggered, 14-Bit, True Output, PBGA150,
ICSSSTUAH32865A IDT

获取价格

25-BIT CONFIGURABLE REGISTERED BUFFER FOR DDR2
ICSSSTUAH32865AHLFT IDT

获取价格

25-BIT CONFIGURABLE REGISTERED BUFFER FOR DDR2
ICSSSTUAH32868A IDT

获取价格

28-BIT CONFIGURABLE REGISTERED BUFFER FOR DDR2
ICSSSTUAH32868AHLF IDT

获取价格

28-BIT CONFIGURABLE REGISTERED BUFFER FOR DDR2