5秒后页面跳转
ICS8735AK-01LF PDF预览

ICS8735AK-01LF

更新时间: 2024-09-29 20:01:15
品牌 Logo 应用领域
艾迪悌 - IDT 驱动逻辑集成电路
页数 文件大小 规格书
17页 252K
描述
PLL Based Clock Driver, 8735 Series, 5 True Output(s), 0 Inverted Output(s), 5 X 5 MM, 0.95 MM HEIGHT, MO-220, VFQFN-32

ICS8735AK-01LF 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Obsolete零件包装代码:QFN
包装说明:5 X 5 MM, 0.95 MM HEIGHT, ROHS COMPLIANT, MO-220, VFQFN-32针数:32
Reach Compliance Code:compliantHTS代码:8542.39.00.01
风险等级:5.28系列:8735
输入调节:DIFFERENTIAL MUXJESD-30 代码:S-XQCC-N32
JESD-609代码:e3长度:5 mm
逻辑集成电路类型:PLL BASED CLOCK DRIVER功能数量:1
反相输出次数:端子数量:32
实输出次数:5最高工作温度:70 °C
最低工作温度:封装主体材料:UNSPECIFIED
封装代码:HVQCCN封装形状:SQUARE
封装形式:CHIP CARRIER, HEAT SINK/SLUG, VERY THIN PROFILE峰值回流温度(摄氏度):NOT SPECIFIED
传播延迟(tpd):4.2 ns认证状态:Not Qualified
Same Edge Skew-Max(tskwd):0.025 ns座面最大高度:1 mm
最大供电电压 (Vsup):3.465 V最小供电电压 (Vsup):3.135 V
标称供电电压 (Vsup):3.3 V表面贴装:YES
温度等级:COMMERCIAL端子面层:MATTE TIN
端子形式:NO LEAD端子节距:0.5 mm
端子位置:QUAD处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:5 mm最小 fmax:31.25 MHz
Base Number Matches:1

ICS8735AK-01LF 数据手册

 浏览型号ICS8735AK-01LF的Datasheet PDF文件第2页浏览型号ICS8735AK-01LF的Datasheet PDF文件第3页浏览型号ICS8735AK-01LF的Datasheet PDF文件第4页浏览型号ICS8735AK-01LF的Datasheet PDF文件第5页浏览型号ICS8735AK-01LF的Datasheet PDF文件第6页浏览型号ICS8735AK-01LF的Datasheet PDF文件第7页 
ICS8735-01  
1:5 DIFFERENTIAL-TO-3.3V LVPECL  
ZERO DELAY CLOCK GENERATOR  
Integrated  
Circuit  
Systems, Inc.  
GENERAL DESCRIPTION  
FEATURES  
The ICS8735-01 is a highly versatile 1:5 Differ- Five differential 3.3V LVPECL outputs  
ICS  
HiPerClockS™  
ential-to-3.3V LVPECL clock generator and a  
Selectable differential clock inputs  
member of the HiPerClockS™ family of High  
Performance Clock Solutions from ICS. The  
ICS8735-01 has a fully integrated PLL and can  
CLKx, nCLKx pair can accept the following differential  
input levels: LVPECL, LVDS, LVHSTL, SSTL, HCSL  
be configured as zero delay buffer, multiplier or divider, and  
has an output frequency range of 31.25MHz to 700MHz.The  
reference divider, feedback divider and output divider are each  
programmable, thereby allowing for the following output-to-  
input frequency ratios: 8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8. The  
external feedback allows the device to achieve “zero delay”  
between the input clock and the output clocks.The PLL_SEL  
pin can be used to bypass the PLL for system test and debug  
purposes. In bypass mode, the reference clock is routed  
around the PLL and into the internal output dividers.  
Output frequency range: 31.25MHz to 700MHz  
Input frequency range: 31.25MHz to 700MHz  
VCO range: 250MHz to 700MHz  
Programmable dividers allow for the following output-to-input  
frequency ratios: 8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8  
External feedback for “zero delay” clock regeneration  
with configurable frequencies  
Cycle-to-cycle jitter: 25ps (maximum)  
Output skew: 25ps (maximum)  
Static phase offset: 50ps 100ps  
3.3V supply voltage  
0°C to 70°C ambient operating temperature  
Lead-Free fully RoHS compliant  
BLOCK DIAGRAM  
PIN ASSIGNMENT  
Q0  
nQ0  
PLL_SEL  
Q1  
nQ1  
÷1, ÷2, ÷4, ÷8,  
0
÷16, ÷32, ÷64  
CLK0  
nCLK0  
32 31 30 29 28 27 26 25  
Q2  
nQ2  
0
SEL0  
SEL1  
1
2
3
4
5
6
7
8
24  
23  
22  
21  
20  
19  
18  
17  
VCCO  
Q3  
1
CLK1  
1
Q3  
nQ3  
nCLK1  
CLK0  
nQ3  
Q2  
PLL  
Q4  
nQ4  
nCLK0  
CLK1  
CLK_SEL  
ICS8735-01  
nQ2  
Q1  
8:1, 4:1, 2:1, 1:1,  
1:2, 1:4, 1:8  
nCLK1  
CLK_SEL  
FB_IN  
nFB_IN  
nQ1  
VCCO  
MR  
9
10 11 12 13 14 15 16  
SEL0  
SEL1  
SEL2  
SEL3  
MR  
32-Lead LQFP  
7mm x 7mm x 1.4mm package body  
Y Package  
TopView  
32-LeadVFQFN  
5mm x 5mm x 0.95 package body  
K Package  
TopView  
8735AY-01  
www.icst.com/products/hiperclocks.html  
REV.G APRIL 13, 2007  
1

与ICS8735AK-01LF相关器件

型号 品牌 获取价格 描述 数据表
ICS8735AK-01LFT IDT

获取价格

PLL Based Clock Driver, 8735 Series, 5 True Output(s), 0 Inverted Output(s), 5 X 5 MM, 0.9
ICS8735AK-01T ICSI

获取价格

1:5 DIFFERENTIAL-TO-3.3V LVPECL ZERO DELAY CLOCK GENERATOR
ICS8735AKI-01LFT IDT

获取价格

PLL Based Clock Driver, 8735 Series, 5 True Output(s), 0 Inverted Output(s), 5 X 5 MM, 0.9
ICS8735AKI-01T IDT

获取价格

PLL Based Clock Driver, 8735 Series, 5 True Output(s), 0 Inverted Output(s), 5 X 5 MM, 0.9
ICS8735AM-21 ETC

获取价格

700MHZ, DIFFERENTIAL-TO-3.3V LVPECL ZERO DELAY CLOCK GENERATOR
ICS8735AM-21LF IDT

获取价格

PLL Based Clock Driver, 8735 Series, 1 True Output(s), 0 Inverted Output(s), PDSO20, 7.50
ICS8735AM-21LFT IDT

获取价格

PLL Based Clock Driver, 8735 Series, 1 True Output(s), 0 Inverted Output(s), PDSO20, 7.50
ICS8735AM-21T ETC

获取价格

700MHZ, DIFFERENTIAL-TO-3.3V LVPECL ZERO DELAY CLOCK GENERATOR
ICS8735AMI-21 IDT

获取价格

PLL Based Clock Driver, 8735 Series, 1 True Output(s), 0 Inverted Output(s), PDSO20, 7.50
ICS8735AMI-21LF IDT

获取价格

PLL Based Clock Driver, 8735 Series, 1 True Output(s), 0 Inverted Output(s), PDSO20, 7.50