5秒后页面跳转
ICS8733BY-01T PDF预览

ICS8733BY-01T

更新时间: 2024-09-29 19:44:19
品牌 Logo 应用领域
艾迪悌 - IDT 驱动逻辑集成电路
页数 文件大小 规格书
18页 205K
描述
PLL Based Clock Driver, 2 True Output(s), 0 Inverted Output(s), PQFP32, 7 X 7 MM, 1.40 MM HEIGHT, MS-026, LQFP-32

ICS8733BY-01T 技术参数

是否无铅: 含铅是否Rohs认证: 不符合
生命周期:Obsolete零件包装代码:QFP
包装说明:7 X 7 MM, 1.40 MM HEIGHT, MS-026, LQFP-32针数:32
Reach Compliance Code:not_compliantHTS代码:8542.39.00.01
风险等级:5.85输入调节:DIFFERENTIAL MUX
JESD-30 代码:S-PQFP-G32JESD-609代码:e0
长度:7 mm逻辑集成电路类型:PLL BASED CLOCK DRIVER
功能数量:1反相输出次数:
端子数量:32实输出次数:2
最高工作温度:70 °C最低工作温度:
封装主体材料:PLASTIC/EPOXY封装代码:LQFP
封装等效代码:QFP32,.35SQ,32封装形状:SQUARE
封装形式:FLATPACK, LOW PROFILE峰值回流温度(摄氏度):NOT SPECIFIED
电源:3.3 V认证状态:Not Qualified
Same Edge Skew-Max(tskwd):0.01 ns座面最大高度:1.6 mm
子类别:Clock Drivers最大供电电压 (Vsup):3.465 V
最小供电电压 (Vsup):3.135 V标称供电电压 (Vsup):3.3 V
表面贴装:YES温度等级:COMMERCIAL
端子面层:Tin/Lead (Sn/Pb)端子形式:GULL WING
端子节距:0.8 mm端子位置:QUAD
处于峰值回流温度下的最长时间:NOT SPECIFIED宽度:7 mm
最小 fmax:38.88 MHzBase Number Matches:1

ICS8733BY-01T 数据手册

 浏览型号ICS8733BY-01T的Datasheet PDF文件第2页浏览型号ICS8733BY-01T的Datasheet PDF文件第3页浏览型号ICS8733BY-01T的Datasheet PDF文件第4页浏览型号ICS8733BY-01T的Datasheet PDF文件第5页浏览型号ICS8733BY-01T的Datasheet PDF文件第6页浏览型号ICS8733BY-01T的Datasheet PDF文件第7页 
PRELIMINARY  
ICS8733-01  
Integrated  
Circuit  
Systems, Inc.  
700MHZ FORWARD ERROR CORRECTION  
DIFFERENTIAL-TO-3.3V LVPECL CLOCK GENERATOR  
GENERAL DESCRIPTION  
FEATURES  
Clock synthesis of 14/15 or 15/14 of the input reference  
clock to be utilized in Forward Error Correction (FEC)  
applications  
The ICS8733-01 is a dual output, Differential-  
to-3.3V LVPECL Clock Generator and a  
member of the HiPerClockSfamily of High  
Performance Clock Solutions from ICS. The  
ICS8733-01 is designed to be used for applica-  
HiPerClockS™  
Fully integrated PLL  
2 differential 3.3V LVPECLoutputs  
1 differential clock input pair  
tions utilizing Forward Error Correction (FEC) designs. The  
ICS8733-01 generates a 14/15 or a 15/14 output clock based  
upon the input reference clock in order to incorporate the  
FEC capability required by the application.  
CLK, nCLK pair can accept the following differential input  
levels: LVPECL, LVHSTL, LVDS, SSTL, HCSL  
Clock generation is performed by a fully integrated and  
low-jitter phase-locked loop. The ICS8733-01 accepts any  
differential signal as its input with an input reference fre-  
quency range of 36.27MHz to 750MHz. There are two  
LVPECL outputs which can generate output frequencies of  
38.88MHz to 700MHz.  
Output frequency range: 38.88MHz - 700MHz  
Input frequency range: 36.27MHz - 750MHz  
VCO range: 200MHz to 700MHz  
PLL bypass and test modes that support in-circuit testing  
and on-chip functional block characterization  
Cycle-to-cycle jitter: 20ps (typical)  
Period jitter: TBD  
Output skew: 10ps (maximum)  
3.3V supply voltage  
0°C to 70°C ambient operating temperature  
BLOCK DIAGRAM  
DIV_SEL0  
DIV_SEL1  
MR  
PIN ASSIGNMENT  
32 31 30 29 28 27 26 25  
PLL_SEL  
nc  
FEC_NSEL  
FEC_MSEL  
VEE  
1
2
3
4
5
6
7
8
24  
23  
22  
21  
20  
19  
18  
17  
CLK  
N ”  
n_CLK  
VCCA  
CLK  
÷14  
0
nCLK  
VCCA  
ICS8733-01  
1
÷15  
VEE  
DIV_SEL0  
DIV_SEL1  
nc  
TEST_SEL  
TEST_EN  
VEE  
FEC_NSEL  
MR  
9
10 11 12 13 14 15 16  
0 0  
0 1  
1 0  
1 1  
÷¼  
÷1  
÷2  
÷4  
0
1
FOUT1  
nFOUT1  
PLL  
FOUT0  
nFOUT0  
32-Lead LQFP  
÷15  
0
1
7mm x 7mm x 1.4mm package body  
0
1
Y Package  
Top View  
TEST  
÷14  
M ”  
FEC_MSEL  
TEST_SEL  
TEST_EN  
The Preliminary Information presented herein represents a product in prototyping or pre-production. The noted characteristics are based on initial  
product characterization. Integrated Circuit Systems, Incorporated (ICS) reserves the right to change any circuitry or specifications without notice.  
8733BY-01  
www.icst.com/products/hipercocks.html  
REV. A JANUARY 17, 2002  
1

与ICS8733BY-01T相关器件

型号 品牌 获取价格 描述 数据表
ICS8733Y-01 IDT

获取价格

PLL Based Clock Driver, 2 True Output(s), 0 Inverted Output(s), PQFP32, 7 X 7 MM, 1.40 MM
ICS8733YT-01 IDT

获取价格

PLL Based Clock Driver, 2 True Output(s), 0 Inverted Output(s), PQFP32, 7 X 7 MM, 1.40 MM
ICS8733YT-01LF IDT

获取价格

PLL Based Clock Driver, 2 True Output(s), 0 Inverted Output(s), PQFP32, 7 X 7 MM, 1.40 MM
ICS8735-01 ICSI

获取价格

1:5 DIFFERENTIAL-TO-3.3V LVPECL ZERO DELAY CLOCK GENERATOR
ICS8735-21 IDT

获取价格

700MHz, DIFFERENTIAL-TO-3.3V LVPECL ZERO DELAY CLOCK GENERATOR
ICS87354AMI ETC

获取价格

-2.5V/ 3.3V LVPECL CLOCK GENERATOR
ICS87354AMILF IDT

获取价格

Low Skew Clock Driver, 87354 Series, 1 True Output(s), 0 Inverted Output(s), PDSO8, 3.90 X
ICS87354AMILFT IDT

获取价格

Low Skew Clock Driver, 87354 Series, 1 True Output(s), 0 Inverted Output(s), PDSO8, 3.90 X
ICS87354AMIT ETC

获取价格

-2.5V/ 3.3V LVPECL CLOCK GENERATOR
ICS87354I ETC

获取价格

-2.5V/ 3.3V LVPECL CLOCK GENERATOR