5秒后页面跳转
ICS87002AG-02T PDF预览

ICS87002AG-02T

更新时间: 2024-02-28 10:46:18
品牌 Logo 应用领域
艾迪悌 - IDT 驱动光电二极管逻辑集成电路
页数 文件大小 规格书
13页 385K
描述
PLL Based Clock Driver, 87002 Series, 2 True Output(s), 0 Inverted Output(s), PDSO20, 6.50 X 4.40 MM, 0.92 MM HEIGHT, PLASTIC, MO-153, TSSOP-20

ICS87002AG-02T 技术参数

是否无铅:含铅是否Rohs认证:不符合
生命周期:Active零件包装代码:TSSOP
包装说明:TSSOP, TSSOP20,.25针数:20
Reach Compliance Code:not_compliantHTS代码:8542.39.00.01
风险等级:5.18Is Samacsys:N
其他特性:ALSO OPERATES AT 3.3V SUPPLY系列:87002
输入调节:DIFFERENTIALJESD-30 代码:R-PDSO-G20
JESD-609代码:e0长度:6.5 mm
逻辑集成电路类型:PLL BASED CLOCK DRIVER湿度敏感等级:1
功能数量:1反相输出次数:
端子数量:20实输出次数:2
最高工作温度:70 °C最低工作温度:
封装主体材料:PLASTIC/EPOXY封装代码:TSSOP
封装等效代码:TSSOP20,.25封装形状:RECTANGULAR
封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH峰值回流温度(摄氏度):240
电源:2.5/3.3 VProp。Delay @ Nom-Sup:6.7 ns
传播延迟(tpd):6.7 ns认证状态:Not Qualified
Same Edge Skew-Max(tskwd):0.035 ns座面最大高度:1.2 mm
子类别:Clock Drivers最大供电电压 (Vsup):2.625 V
最小供电电压 (Vsup):2.375 V标称供电电压 (Vsup):2.5 V
表面贴装:YES温度等级:COMMERCIAL
端子面层:Tin/Lead (Sn85Pb15)端子形式:GULL WING
端子节距:0.65 mm端子位置:DUAL
处于峰值回流温度下的最长时间:20宽度:4.4 mm
最小 fmax:15.625 MHzBase Number Matches:1

ICS87002AG-02T 数据手册

 浏览型号ICS87002AG-02T的Datasheet PDF文件第2页浏览型号ICS87002AG-02T的Datasheet PDF文件第3页浏览型号ICS87002AG-02T的Datasheet PDF文件第4页浏览型号ICS87002AG-02T的Datasheet PDF文件第5页浏览型号ICS87002AG-02T的Datasheet PDF文件第6页浏览型号ICS87002AG-02T的Datasheet PDF文件第7页 
ICS87002-02  
1:2, DIFFERENTIAL-TO-LVCMOS/LVTTL  
ZERO DELAY CLOCK GENERATOR  
Integrated  
Circuit  
Systems, Inc.  
GENERAL DESCRIPTION  
FEATURES  
The ICS87002-02 is a highly versatile 1:2 Two LVCMOS/LVTTL outputs, 7Ω typical output impedance  
ICS  
HiPerClockS™  
Differential-to-LVCMOS/LVTTL Clock Gen-  
erator and a member of the HiPerClockS™  
• CLK, nCLK pair can accept the following differential  
input levels: LVPECL, LVDS, LVHSTL, HCSL, SSTL  
family of High Performance Clock Solutions  
• Internal bias on nCLK to support LVCMOS/LVTTL levels on  
CLK input  
from ICS. The ICS87002-02 has a differen-  
tial clock input. The CLK, nCLK pair can accept most  
standard differential input levels. Internal bias on the  
nCLK input allows the CLK input to accept LVCMOS/  
LVTTL. The ICS87002-02 has a fully integrated PLL  
and can be configured as zero delay buffer, multiplier  
or divider and has an input and output frequency range  
of 15.625MHz to 250MHz. The reference divider, feed-  
back divider and output divider are each programmable,  
thereby allowing for the following output-to-input fre-  
quency ratios: 8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8. The exter-  
nal feedback allows the device to achieve “zero delay”  
between the input clock and the output clocks. The  
PLL_SEL pin can be used to bypass the PLL for system  
test and debug purposes. In bypass mode, the refer-  
ence clock is routed around the PLL and into the  
internal output dividers.  
• Output frequency range: 15.625MHz to 250MHz  
• Input frequency range: 15.625MHz to 250MHz  
• VCO range: 250MHz to 500MHz  
• External feedback for “zero delay” clock regeneration  
with configurable frequencies  
• Programmable dividers allow for the following output-to-input  
frequency ratios: 8:1, 4:1, 2:1, 1:1, 1:2, 1:4, 1:8  
• Fully integrated PLL  
• Cycle-to-cycle jitter: 45ps (maximum)  
• Output skew: 35ps (maximum)  
• Static phase offset: -10ps 150ps (3.3V 5ꢀ)  
• Full 3.3V or 2.5V operating supply  
• 5V tolerant inputs  
• Industrial temperature information available upon request  
• Availabe in both standard and lead-free RoHS-compliant  
packages  
BLOCK DIAGRAM  
PIN ASSIGNMENT  
PLL_SEL  
GND  
Q0  
VDDo  
SEL0  
VDDO  
Q1  
GND  
VDDO  
nc  
1
2
3
4
5
6
7
8
20  
19  
18  
17  
16  
15  
14  
13  
12  
11  
÷2, ÷4, ÷8, ÷16  
÷32, ÷64, ÷128  
Q0  
Q1  
0
1
CLK  
nCLK  
SEL1  
SEL2  
SEL3  
VDD  
CLK  
nCLK  
MR  
FB_IN  
PLL_SEL  
VDDA  
GND  
PLL  
9
10  
8:1, 4:1, 2:1, 1:1,  
1:2, 1:4, 1:8  
FB_IN  
ICS87002-02  
20-LeadTSSOP  
6.50mm x 4.40mm x 0.92 package body  
G Package  
Top View  
SEL0  
SEL1  
SEL2  
SEL3  
MR  
87002AG-02  
www.icst.com/products/hiperclocks.html  
REV.A OCTOBER 5, 2005  
1

与ICS87002AG-02T相关器件

型号 品牌 获取价格 描述 数据表
ICS87002AG-02T-LF IDT

获取价格

PLL Based Clock Driver, 87002 Series, 2 True Output(s), 0 Inverted Output(s), PDSO20, 6.50
ICS87004 ICSI

获取价格

1:4, DIFFERENTIAL-TO-LVCMOS/LVTTL ZERO DELAY CLOCK GENERATOR
ICS87004AG ICSI

获取价格

1:4, DIFFERENTIAL-TO-LVCMOS/LVTTL ZERO DELAY CLOCK GENERATOR
ICS87004AG-03 IDT

获取价格

Low Skew Clock Driver, 87004 Series, 4 True Output(s), 0 Inverted Output(s), PDSO20, 6.50
ICS87004AG-03LF IDT

获取价格

Low Skew Clock Driver, 87004 Series, 4 True Output(s), 0 Inverted Output(s), PDSO20, 6.50
ICS87004AG-03LFT IDT

获取价格

Low Skew Clock Driver, 87004 Series, 4 True Output(s), 0 Inverted Output(s), PDSO20, 6.50
ICS87004AG-03T IDT

获取价格

Low Skew Clock Driver, 87004 Series, 4 True Output(s), 0 Inverted Output(s), PDSO20, 6.50
ICS87004AGI-03 IDT

获取价格

Low Skew Clock Driver, 87004 Series, 4 True Output(s), 0 Inverted Output(s), PDSO20, 6.50
ICS87004AGI-03LFT IDT

获取价格

Low Skew Clock Driver, 87004 Series, 4 True Output(s), 0 Inverted Output(s), PDSO20, 6.50
ICS87004AGI-03T IDT

获取价格

Low Skew Clock Driver, 87004 Series, 4 True Output(s), 0 Inverted Output(s), PDSO20, 6.50