5秒后页面跳转
ICS558G-01LF PDF预览

ICS558G-01LF

更新时间: 2024-11-07 11:14:27
品牌 Logo 应用领域
矽成 - ICSI 逻辑集成电路光电二极管驱动时钟
页数 文件大小 规格书
5页 132K
描述
PECL/CMOS TO CMOS CLOCK DIVIDER

ICS558G-01LF 数据手册

 浏览型号ICS558G-01LF的Datasheet PDF文件第2页浏览型号ICS558G-01LF的Datasheet PDF文件第3页浏览型号ICS558G-01LF的Datasheet PDF文件第4页浏览型号ICS558G-01LF的Datasheet PDF文件第5页 
ICS558-01  
PECL/CMOS TO CMOS CLOCK DIVIDER  
Description  
Features  
The ICS558-01 accepts a high speed input of either  
16-pin TSSOP package  
PECL or CMOS, integrates a divider of 1, 2, 3, or 4, and  
provides four CMOS low skew outputs. The chip also  
has output enables so that one, three, or all four  
outputs can be tri-stated.  
Available in Pb (lead) free package  
Selectable PECL or CMOS inputs  
Operates up to 250 MHz  
Works as a voltage translator  
Four low skew (<250 ps) outputs  
The ICS558-01 is a member of the ICS Clock Blocks™  
family of clock generation, synchronization, and  
distribution devices.  
Selectable internal divider  
Operating input voltages of 3.3 V or 5.0 V  
Operating output voltages of 2.5 V, 3.3 V or 5.0 V  
Ideal for IA64 designs  
Block Diagram  
VDDP  
VDDC  
OE0  
PECLIN  
PECLIN  
CLK1  
CLK2  
1
Output Divide  
CMOSIN  
SELPECL  
S0, S1  
0
CLK3  
CLK4  
2
OE1  
GND  
GND  
MDS 558-01 C  
1
Revision 122105  
Integrated Circuit Systems 525 Race Street, San Jose, CA 95126 tel (408) 297-1201 www.icst.com  

与ICS558G-01LF相关器件

型号 品牌 获取价格 描述 数据表
ICS558G-01LFT ICSI

获取价格

PECL/CMOS TO CMOS CLOCK DIVIDER
ICS558G-01T ICSI

获取价格

PECL/CMOS TO CMOS CLOCK DIVIDER
ICS558G-02 ICSI

获取价格

LVHSTL TO CMOS CLOCK DIVIDER
ICS558G-02LFT IDT

获取价格

Low Skew Clock Driver, 4 True Output(s), 0 Inverted Output(s), CMOS, PDSO16, 0.173 INCH, M
ICS558G-02T ICSI

获取价格

LVHSTL TO CMOS CLOCK DIVIDER
ICS570 ICSI

获取价格

Multiplier and Zero Delay Buffer
ICS570-01 IDT

获取价格

MULTIPLIER AND ZERO DELAY BUFFER
ICS570A ICSI

获取价格

Multiplier and Zero Delay Buffer
ICS570AI ICSI

获取价格

Multiplier and Zero Delay Buffer
ICS570AILF ICSI

获取价格

Multiplier and Zero Delay Buffer