IC41C16105S
IC41LV16105S
1M x 16 (16-MBIT) DYNAMIC RAM
WITH ꢀAST PAGE MODE
DESCRIPTION
ꢀEATURES
The ICSI IC41C16105S and IC41LV16105S are 1,048,576 x
16-bit high-performance CMOS Dynamic Random Access
Memories. <ast Page Mode allows 1,024 random accesses
within a single row with access cycle time as short as 20 ns per
16-bit word. The Byte Write control, of upper and lower byte,
makes the IC41C16105S ideal for use in 16-, 32-bit wide data
bus systems.
TTL compatible inputs and outputs; tristate I/O
Refresh Interval: 1,024 cycles/16 ms,
1,024 cycles / 128ms Self Refresh
Refresh Mode: RAS-Only, CAS-before-RAS (CBR),
Hidden, and Self Refresh
JEDEC standard pinout
Single power supply:
5V ± 10% (IC41C16105S)
3.3V ± 10% (IC41LV16105S)
These features make the IC41C16105S and IC41LV16105S
ideally suited for high-bandwidth graphics, digital signal
processing, high-performance computing systems, and
peripheral applications.
Byte Write and Byte Read operation via two CAS
Industrail temperature range -40oC to 85oC
The IC41C16105S and IC41LV16105S are packaged in a
42-pin 400mil SOJ and 400mil 44- (50-) pin TSOP-2.
KEY TIMING PARAMETERS
Parameter
-50
50
13
25
20
84
-60
60
15
30
25
Unit
ns
Max. RAS Access Time (tRAC)
Max. CAS Access Time (tCAC)
Max. Column Address Access Time (tAA)
Min. ꢀast Page Mode Cycle Time (tPC)
Min. Read/Write Cycle Time (tRC)
ns
ns
ns
104
ns
PIN CONꢀIGURATIONS
44(50)-Pin TSOP-2
42-Pin SOJ
VCC
I/O0
I/O1
I/O2
I/O3
VCC
I/O4
I/O5
I/O6
I/O7
NC
1
50
49
48
47
46
45
44
43
42
41
40
GND
I/O15
I/O14
I/O13
I/O12
GND
I/O11
I/O10
I/O9
VCC
I/O0
I/O1
I/O2
I/O3
VCC
I/O4
I/O5
I/O6
I/O7
NC
1
42
41
40
39
38
37
36
35
34
33
32
31
30
29
28
27
26
25
24
23
22
GND
2
2
I/O15
I/O14
I/O13
I/O12
GND
I/O11
I/O10
I/O9
I/O8
NC
3
3
4
4
5
5
6
6
PIN DESCRIPTIONS
7
7
8
A0-A9
Address Inputs
8
9
9
10
11
I/O8
I/O0-15 Data Inputs/Outputs
10
11
12
13
14
15
16
17
18
19
20
21
NC
WE
Write Enable
NC
NC
WE
RAS
NC
NC
A0
15
16
17
18
19
20
21
22
23
24
25
36
35
34
33
32
31
30
29
28
27
26
NC
NC
LCAS
UCAS
OE
OE
Output Enable
LCAS
UCAS
OE
WE
RAS
NC
RAS
UCAS
LCAS
Vcc
Row Address Strobe
Upper Column Address Strobe
Lower Column Address Strobe
Power
A9
A9
NC
A8
A8
A0
A7
A7
A1
A6
A1
A6
A2
A5
A2
A5
A3
A4
GND
NC
Ground
A3
A4
VCC
GND
VCC
GND
No Connection
ICSI reserves the right to make changes to its products at any time without notice in order to improve design and supply the best possible product. We assume no responsibility for any errors
which may appear in this publication. © Copyright 2000, Integrated Circuit Solution Inc.
Integrated Circuit Solution Inc.
DR011-0A 05/23/2001
1