5秒后页面跳转
HD74LV374AFPEL PDF预览

HD74LV374AFPEL

更新时间: 2024-12-01 05:10:59
品牌 Logo 应用领域
瑞萨 - RENESAS 总线驱动器总线收发器触发器逻辑集成电路光电二极管
页数 文件大小 规格书
10页 83K
描述
Octal Edge-Triggered D-type Flip-Flops with 3-state Outputs

HD74LV374AFPEL 技术参数

是否无铅:含铅是否Rohs认证:不符合
生命周期:Active零件包装代码:SOIC
包装说明:SOP, SOP20,.3针数:20
Reach Compliance Code:compliantHTS代码:8542.39.00.01
风险等级:5.09Is Samacsys:N
系列:LV/LV-A/LVX/HJESD-30 代码:R-PDSO-G20
JESD-609代码:e0长度:12.6 mm
负载电容(CL):50 pF逻辑集成电路类型:BUS DRIVER
最大频率@ Nom-Sup:50000000 Hz最大I(ol):0.008 A
位数:8功能数量:1
端口数量:2端子数量:20
最高工作温度:85 °C最低工作温度:-40 °C
输出特性:3-STATE输出极性:TRUE
封装主体材料:PLASTIC/EPOXY封装代码:SOP
封装等效代码:SOP20,.3封装形状:RECTANGULAR
封装形式:SMALL OUTLINE包装方法:TAPE AND REEL
峰值回流温度(摄氏度):NOT SPECIFIED电源:3.3 V
Prop。Delay @ Nom-Sup:18.5 ns传播延迟(tpd):23 ns
认证状态:Not Qualified座面最大高度:2.2 mm
子类别:FF/Latches最大供电电压 (Vsup):5.5 V
最小供电电压 (Vsup):2 V标称供电电压 (Vsup):2.5 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子面层:TIN LEAD
端子形式:GULL WING端子节距:1.27 mm
端子位置:DUAL处于峰值回流温度下的最长时间:NOT SPECIFIED
触发器类型:POSITIVE EDGE宽度:5.5 mm
Base Number Matches:1

HD74LV374AFPEL 数据手册

 浏览型号HD74LV374AFPEL的Datasheet PDF文件第2页浏览型号HD74LV374AFPEL的Datasheet PDF文件第3页浏览型号HD74LV374AFPEL的Datasheet PDF文件第4页浏览型号HD74LV374AFPEL的Datasheet PDF文件第5页浏览型号HD74LV374AFPEL的Datasheet PDF文件第6页浏览型号HD74LV374AFPEL的Datasheet PDF文件第7页 
HD74LV374A  
Octal Edge-Triggered D-type Flip-Flops with 3-state Outputs  
REJ03D0332–0200Z  
(Previous ADE-205-275 (Z))  
Rev.2.00  
Jun. 25, 2004  
Description  
The HD74LV374A has eight edge trigger D type flip flops with three state outputs in a 20 pin package. Data at the D  
inputs meeting set up requirements, are transferred to the Q outputs on positive going transitions of the clock input.  
When the clock input goes low, data at the D inputs will be retained at the outputs until clock input returns high again.  
When a high logic level is applied to the output control input, all outputs go to a high impedance state, regardless of  
what signals are present at the other inputs and the state of the storage elements. Low-voltage and high-speed operation  
is suitable for the battery-powered products (e.g., notebook computers), and the low-power consumption extends the  
battery life.  
Features  
VCC = 2.0 V to 5.5 V operation  
All inputs VIH (Max.) = 5.5 V (@VCC = 0 V to 5.5 V)  
All outputs VO (Max.) = 5.5 V (@VCC = 0 V)  
Typical VOL ground bounce < 0.8 V (@VCC = 3.3 V, Ta = 25°C)  
Typical VOH undershoot > 2.3 V (@VCC = 3.3 V, Ta = 25°C)  
Output current ±8 mA (@VCC = 3.0 V to 3.6 V), ±16 mA (@VCC = 4.5 V to 5.5 V)  
Ordering Information  
Part Name  
Package Type  
Package Code  
Package  
Abbreviation  
Taping Abbreviation  
(Quantity)  
HD74LV374AFPEL  
HD74LV374ARPEL  
HD74LV374ATELL  
SOP–20 pin (JEITA)  
SOP–20 pin (JEDEC)  
TSSOP–20 pin  
FP–20DAV  
FP–20DBV  
TTP–20DAV  
FP  
RP  
T
EL (2,000 pcs/reel)  
EL (1,000 pcs/reel)  
ELL (2,000 pcs/reel)  
Note: Please consult the sales office for the above package availability.  
Function Table  
Inputs  
Output Q  
OE  
H
CLK  
D
X
L
X
Z
L
L
L
H
X
H
Q0  
L
Note: H: High level  
L: Low level  
X: Immaterial  
Z: High impedance  
Q0: Output level before the indicated steady state input conditions were established.  
Rev.2.00 Jun. 25, 2004, page 1 of 9  

与HD74LV374AFPEL相关器件

型号 品牌 获取价格 描述 数据表
HD74LV374AFPEL-E RENESAS

获取价格

LV/LV-A/LVX/H SERIES, 8-BIT DRIVER, TRUE OUTPUT, PDSO20, SOP-20
HD74LV374ARP ETC

获取价格

FLIP-FLOP|OCTAL|D TYPE|LV-CMOS|SOP|20PIN|PLASTIC
HD74LV374ARPEL RENESAS

获取价格

Octal Edge-Triggered D-type Flip-Flops with 3-state Outputs
HD74LV374AT ETC

获取价格

FLIP-FLOP|OCTAL|D TYPE|LV-CMOS|TSSOP|20PIN|PLASTIC
HD74LV374ATELL RENESAS

获取价格

Octal Edge-Triggered D-type Flip-Flops with 3-state Outputs
HD74LV374ATELL-E RENESAS

获取价格

LV/LV-A/LVX/H SERIES, 8-BIT DRIVER, TRUE OUTPUT, PDSO20, TSSOP-20
HD74LV374RP RENESAS

获取价格

暂无描述
HD74LV374T HITACHI

获取价格

Bus Driver, LV/LV-A/LVX/H Series, 1-Func, 8-Bit, True Output, CMOS, PDSO20, TSSOP-20
HD74LV393A RENESAS

获取价格

Dual 4-bit Binary Counters
HD74LV393A HITACHI

获取价格

Dual 4-bit Binary Counters