5秒后页面跳转
HD74LV1G125A PDF预览

HD74LV1G125A

更新时间: 2024-02-11 04:34:36
品牌 Logo 应用领域
日立 - HITACHI 总线驱动器总线收发器逻辑集成电路光电二极管
页数 文件大小 规格书
11页 60K
描述
Bus Buffer Gate with 3-state Output

HD74LV1G125A 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Not Recommended零件包装代码:SON
包装说明:VSOF,针数:5
Reach Compliance Code:compliantHTS代码:8542.39.00.01
风险等级:5.54系列:LV/LV-A/LVX/H
JESD-30 代码:R-PDSO-F5长度:1.6 mm
逻辑集成电路类型:BUS DRIVER湿度敏感等级:1
位数:1功能数量:1
端口数量:2端子数量:5
最高工作温度:85 °C最低工作温度:-40 °C
输出特性:3-STATE输出极性:TRUE
封装主体材料:PLASTIC/EPOXY封装代码:VSOF
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, VERY THIN PROFILE
峰值回流温度(摄氏度):260传播延迟(tpd):36 ns
认证状态:Not Qualified座面最大高度:0.6 mm
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):1.65 V
标称供电电压 (Vsup):1.8 V表面贴装:YES
技术:CMOS温度等级:INDUSTRIAL
端子形式:FLAT端子节距:0.5 mm
端子位置:DUAL处于峰值回流温度下的最长时间:20
宽度:1.2 mmBase Number Matches:1

HD74LV1G125A 数据手册

 浏览型号HD74LV1G125A的Datasheet PDF文件第2页浏览型号HD74LV1G125A的Datasheet PDF文件第3页浏览型号HD74LV1G125A的Datasheet PDF文件第4页浏览型号HD74LV1G125A的Datasheet PDF文件第5页浏览型号HD74LV1G125A的Datasheet PDF文件第6页浏览型号HD74LV1G125A的Datasheet PDF文件第7页 
HD74LV1G125A  
Bus Buffer Gate with 3–state Output  
ADE-205-323C (Z)  
4th. Edition  
April 2001  
Description  
The HD74LV1G125A has a bus buffer gate with 3–state output in a 5 pin package. Output is disabled  
when the associated output enable (OE) input is high. To ensure the high impedance state during power up  
or power down, OE should be connected to VCC through a pull-down resistor; the minimum value of the  
resistor is determined by the current souring capability of the driver. Low voltage and high speed operation  
is suitable for the battery powered products (e.g., notebook computers), and the low power consumption  
extends the battery life.  
Features  
The basic gate function is lined up as hitachi uni logic series.  
Supplied on emboss taping for high speed automatic mounting.  
Electrical characteristics equivalent to the HD74LV125A  
Supply voltage range : 1.65 to 5.5 V  
Operating temperature range : –40 to +85°C  
All inputs VIH (Max.) = 5.5 V (@VCC = 0 V to 5.5 V)  
All outputs VO (Max.) = 5.5 V (@VCC = 0 V, Output : Z)  
Output current ±6 mA (@VCC = 3.0 V to 3.6 V), ±12 mA (@VCC = 4.5 V to 5.5 V)  
All the logical input has hysteresis voltage for the slow transition.  

HD74LV1G125A 替代型号

型号 品牌 替代类型 描述 数据表
HD74LV1G125A HITACHI

当前型号

Bus Buffer Gate with 3-state Output
74AHC1G126GW-G NXP

功能相似

AHC/VHC/H/U/V SERIES, 1-BIT DRIVER, TRUE OUTPUT, PDSO5, 1.25 MM, PLASTIC, MO-203, SC-88A,
HD74LV1G125ACME RENESAS

功能相似

Bus Buffer Gate with 3-state Output

与HD74LV1G125A相关器件

型号 品牌 获取价格 描述 数据表
HD74LV1G125A_08 RENESAS

获取价格

Bus Buffer Gate with 3-state Output
HD74LV1G125ACM ETC

获取价格

Buffer/Driver
HD74LV1G125ACME RENESAS

获取价格

Bus Buffer Gate with 3-state Output
HD74LV1G125ACME-E RENESAS

获取价格

LV/LV-A/LVX/H SERIES, 1-BIT DRIVER, TRUE OUTPUT, PDSO5, SC-88A, CMPAK-5
HD74LV1G125A-EL RENESAS

获取价格

LV/LV-A/LVX/H SERIES, 1-BIT DRIVER, TRUE OUTPUT, PDSO5, CMPAK-5
HD74LV1G125AVS ETC

获取价格

Buffer/Driver
HD74LV1G125AVSE RENESAS

获取价格

Bus Buffer Gate with 3-state Output
HD74LV1G125AVSE-E RENESAS

获取价格

LV/LV-A/LVX/H SERIES, 1-BIT DRIVER, TRUE OUTPUT, PDSO5, 1.20 X 1.60 MM, 0.50 MM PITCH, PLA
HD74LV1G126A RENESAS

获取价格

Bus Buffer Gate with 3-state Output
HD74LV1G126A_08 RENESAS

获取价格

Bus Buffer Gate with 3-state Output