5秒后页面跳转
HD74LV126ARP-EL PDF预览

HD74LV126ARP-EL

更新时间: 2024-11-06 13:08:19
品牌 Logo 应用领域
瑞萨 - RENESAS
页数 文件大小 规格书
10页 75K
描述
LV/LV-A/LVX/H SERIES, QUAD 1-BIT DRIVER, TRUE OUTPUT, PDSO14, SOP-14

HD74LV126ARP-EL 技术参数

生命周期:Obsolete零件包装代码:SOIC
包装说明:SOP,针数:14
Reach Compliance Code:unknown风险等级:5.2
系列:LV/LV-A/LVX/HJESD-30 代码:R-PDSO-G14
长度:8.65 mm逻辑集成电路类型:BUS DRIVER
位数:1功能数量:4
端口数量:2端子数量:14
最高工作温度:85 °C最低工作温度:-40 °C
输出特性:3-STATE输出极性:TRUE
封装主体材料:PLASTIC/EPOXY封装代码:SOP
封装形状:RECTANGULAR封装形式:SMALL OUTLINE
传播延迟(tpd):18.5 ns认证状态:Not Qualified
座面最大高度:1.75 mm最大供电电压 (Vsup):5.5 V
最小供电电压 (Vsup):2 V标称供电电压 (Vsup):2.5 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子形式:GULL WING
端子节距:1.27 mm端子位置:DUAL
宽度:3.95 mmBase Number Matches:1

HD74LV126ARP-EL 数据手册

 浏览型号HD74LV126ARP-EL的Datasheet PDF文件第2页浏览型号HD74LV126ARP-EL的Datasheet PDF文件第3页浏览型号HD74LV126ARP-EL的Datasheet PDF文件第4页浏览型号HD74LV126ARP-EL的Datasheet PDF文件第5页浏览型号HD74LV126ARP-EL的Datasheet PDF文件第6页浏览型号HD74LV126ARP-EL的Datasheet PDF文件第7页 
HD74LV126A  
Quad. Bus Buffer Gates with 3-state Outputs  
REJ03D0316–0300Z  
(Previous ADE-205-259A (Z))  
Rev.3.00  
Jun. 03, 2004  
Description  
The HD74LV126A features independent line drivers with three state outputs. Each output is disabled when the  
associated output enable (OE) input is low. To ensure the high impedance state during power up or power down, OE  
should be connected to GND through a pull-down resistor; the minimum value of the resistor is determined by the  
current souring capability of the driver. Low-voltage and high-speed operation is suitable for the battery-powered  
products (e.g., notebook computers), and the low-power consumption extends the battery life.  
Features  
VCC = 2.0 V to 5.5 V operation  
All inputs VIH (Max.) = 5.5 V (@VCC = 0 V to 5.5 V)  
All outputs VO (Max.) = 5.5 V (@VCC = 0 V)  
Typical VOL ground bounce < 0.8 V (@VCC = 3.3 V, Ta = 25°C)  
Typical VOH undershoot > 2.3 V (@VCC = 3.3 V, Ta = 25°C)  
Output current ±8 mA (@VCC = 3.0 V to 3.6 V), ±16 mA (@VCC = 4.5 V to 5.5 V)  
Ordering Information  
Part Name  
Package Type  
Package Code  
Package  
Abbreviation  
Taping Abbreviation  
(Quantity)  
HD74LV126AFPEL  
HD74LV126ARPEL  
HD74LV126ATELL  
SOP–14 pin(JEITA)  
SOP–14 pin(JEDEC)  
TSSOP–14 pin  
FP–14DAV  
FP–14DNV  
TTP–14DV  
FP  
RP  
T
EL (2,000 pcs/reel)  
EL (2,500 pcs/reel)  
ELL (2,000 pcs/reel)  
Note: Please consult the sales office for the above package availability.  
Function Table  
Inputs  
Output Y  
OE  
A
H
L
H
H
L
H
L
X
Z
Note: H: High level  
L: Low level  
X: Immaterial  
Z: High impedance  
Rev.3.00 Jun. 03, 2004 page 1 of 9  

与HD74LV126ARP-EL相关器件

型号 品牌 获取价格 描述 数据表
HD74LV126AT ETC

获取价格

BUFFER/DRIVER|SINGLE|4-BIT|LV-CMOS|TSSOP|14PIN|PLASTIC
HD74LV126AT-EL HITACHI

获取价格

Bus Driver, LV/LV-A/LVX/H Series, 4-Func, 1-Bit, True Output, CMOS, PDSO14, TTP-14D
HD74LV126ATELL RENESAS

获取价格

Quad. Bus Buffer Gates with 3-state Outputs
HD74LV126ATELL-E RENESAS

获取价格

LV/LV-A/LVX/H SERIES, QUAD 1-BIT DRIVER, TRUE OUTPUT, PDSO14, TSSOP-14
HD74LV132A RENESAS

获取价格

Quad. 2-input NAND Schmitt-triggers
HD74LV132A HITACHI

获取价格

Quad. 2-input NAND Schmitt-triggers
HD74LV132AFPEL RENESAS

获取价格

Quad. 2-input NAND Schmitt-triggers
HD74LV132AFP-EL HITACHI

获取价格

暂无描述
HD74LV132ARP RENESAS

获取价格

LV/LV-A/LVX/H SERIES, QUAD 2-INPUT NAND GATE, PDSO14, FP-14DNV
HD74LV132ARPEL RENESAS

获取价格

Quad. 2-input NAND Schmitt-triggers