5秒后页面跳转
HD74LV125AFPEL-E PDF预览

HD74LV125AFPEL-E

更新时间: 2024-09-16 12:58:03
品牌 Logo 应用领域
瑞萨 - RENESAS
页数 文件大小 规格书
10页 80K
描述
LV/LV-A/LVX/H SERIES, QUAD 1-BIT DRIVER, TRUE OUTPUT, PDSO14, SOP-14

HD74LV125AFPEL-E 技术参数

是否Rohs认证: 符合生命周期:Not Recommended
零件包装代码:SOIC包装说明:SOP, SOP14,.3
针数:14Reach Compliance Code:compliant
HTS代码:8542.39.00.01风险等级:5.3
控制类型:ENABLE LOWJESD-30 代码:R-PDSO-G14
负载电容(CL):50 pF逻辑集成电路类型:BUS DRIVER
最大I(ol):0.008 A位数:4
功能数量:1端子数量:14
最高工作温度:85 °C最低工作温度:-40 °C
输出特性:3-STATE输出极性:TRUE
封装主体材料:PLASTIC/EPOXY封装代码:SOP
封装等效代码:SOP14,.3封装形状:RECTANGULAR
封装形式:SMALL OUTLINE包装方法:TAPE AND REEL
电源:3.3 VProp。Delay @ Nom-Sup:13 ns
认证状态:Not Qualified子类别:Bus Driver/Transceivers
标称供电电压 (Vsup):3.3 V表面贴装:YES
技术:CMOS温度等级:INDUSTRIAL
端子形式:GULL WING端子节距:1.27 mm
端子位置:DUALBase Number Matches:1

HD74LV125AFPEL-E 数据手册

 浏览型号HD74LV125AFPEL-E的Datasheet PDF文件第2页浏览型号HD74LV125AFPEL-E的Datasheet PDF文件第3页浏览型号HD74LV125AFPEL-E的Datasheet PDF文件第4页浏览型号HD74LV125AFPEL-E的Datasheet PDF文件第5页浏览型号HD74LV125AFPEL-E的Datasheet PDF文件第6页浏览型号HD74LV125AFPEL-E的Datasheet PDF文件第7页 
HD74LV125A  
Quad. Bus Buffer Gates with 3-state Outputs  
REJ03D0315–0300Z  
(Previous ADE-205-245A (Z))  
Rev.3.00  
Jun. 03, 2004  
Description  
The HD74LV125A features independent line drivers with three state outputs. Each output is disabled when the  
associated output enable (OE) input is high. To ensure the high impedance state during power up or power down, OE  
should be connected to VCC through a pull-down resistor; the minimum value of the resistor is determined by the  
current souring capability of the driver. Low-voltage and high-speed operation is suitable for the battery-powered  
products (e.g., notebook computers), and the low-power consumption extends the battery life.  
Features  
VCC = 2.0 V to 5.5 V operation  
All inputs VIH (Max.) = 5.5 V (@VCC = 0 V to 5.5 V)  
All outputs VO (Max.) = 5.5 V (@VCC = 0 V)  
Typical VOL ground bounce < 0.8 V (@VCC = 3.3 V, Ta = 25°C)  
Typical VOH undershoot > 2.3 V (@VCC = 3.3 V, Ta = 25°C)  
Output current ±8 mA (@VCC = 3.0 V to 3.6 V), ±16 mA (@VCC = 4.5 V to 5.5 V)  
Ordering Information  
Part Name  
Package Type  
Package Code  
Package  
Abbreviation  
Taping Abbreviation  
(Quantity)  
HD74LV125AFPEL  
HD74LV125ARPEL  
HD74LV125ATELL  
SOP–14 pin(JEITA)  
SOP–14 pin(JEDEC)  
TSSOP–14 pin  
FP–14DAV  
FP–14DNV  
TTP–14DV  
FP  
RP  
T
EL (2,000 pcs/reel)  
EL (2,500 pcs/reel)  
ELL (2,000 pcs/reel)  
Note: Please consult the sales office for the above package availability.  
Function Table  
Inputs  
Output Y  
OE  
L
A
H
L
H
L
L
H
X
Z
Note: H: High level  
L: Low level  
X: Immaterial  
Z: High impedance  
Rev.3.00 Jun. 03, 2004 page 1 of 9  

与HD74LV125AFPEL-E相关器件

型号 品牌 获取价格 描述 数据表
HD74LV125ARP ETC

获取价格

BUFFER/DRIVER|SINGLE|4-BIT|LV-CMOS|SOP|14PIN|PLASTIC
HD74LV125ARPEL RENESAS

获取价格

Quad. Bus Buffer Gates with 3-state Outputs
HD74LV125AT ETC

获取价格

BUFFER/DRIVER|SINGLE|4-BIT|LV-CMOS|TSSOP|14PIN|PLASTIC
HD74LV125ATELL RENESAS

获取价格

Quad. Bus Buffer Gates with 3-state Outputs
HD74LV125ATELL-E RENESAS

获取价格

LV/LV-A/LVX/H SERIES, QUAD 1-BIT DRIVER, TRUE OUTPUT, PDSO14, TSSOP-14
HD74LV126 HITACHI

获取价格

Quad. Bus Buffer Gates with 3-state Outputs
HD74LV126A HITACHI

获取价格

Quad. Bus Buffer Gates with 3-state Outputs
HD74LV126A RENESAS

获取价格

Quad. Bus Buffer Gates with 3-state Outputs
HD74LV126AFP ETC

获取价格

BUFFER/DRIVER|SINGLE|4-BIT|LV-CMOS|SOP|14PIN|PLASTIC
HD74LV126AFP-E RENESAS

获取价格

暂无描述