5秒后页面跳转
HD74LV123ATELL-E PDF预览

HD74LV123ATELL-E

更新时间: 2024-09-16 12:57:51
品牌 Logo 应用领域
瑞萨 - RENESAS 触发器
页数 文件大小 规格书
16页 119K
描述
LV/LV-A/LVX/H SERIES, DUAL MONOSTABLE MULTIVIBRATOR, PDSO16, TSSOP-16

HD74LV123ATELL-E 技术参数

是否无铅:不含铅是否Rohs认证:符合
生命周期:Not Recommended零件包装代码:TSSOP
包装说明:TSSOP-16针数:16
Reach Compliance Code:compliantHTS代码:8542.39.00.01
风险等级:5.05Is Samacsys:N
系列:LV/LV-A/LVX/HJESD-30 代码:R-PDSO-G16
JESD-609代码:e4长度:5 mm
逻辑集成电路类型:MONOSTABLE MULTIVIBRATOR湿度敏感等级:1
数据/时钟输入次数:2功能数量:2
端子数量:16最高工作温度:85 °C
最低工作温度:-40 °C输出极性:COMPLEMENTARY
封装主体材料:PLASTIC/EPOXY封装代码:TSSOP
封装形状:RECTANGULAR封装形式:SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
峰值回流温度(摄氏度):260传播延迟(tpd):42 ns
认证状态:Not Qualified座面最大高度:1.1 mm
最大供电电压 (Vsup):5.5 V最小供电电压 (Vsup):2 V
标称供电电压 (Vsup):2.5 V表面贴装:YES
技术:CMOS温度等级:INDUSTRIAL
端子面层:NICKEL PALLADIUM GOLD端子形式:GULL WING
端子节距:0.65 mm端子位置:DUAL
处于峰值回流温度下的最长时间:20宽度:4.4 mm
Base Number Matches:1

HD74LV123ATELL-E 数据手册

 浏览型号HD74LV123ATELL-E的Datasheet PDF文件第2页浏览型号HD74LV123ATELL-E的Datasheet PDF文件第3页浏览型号HD74LV123ATELL-E的Datasheet PDF文件第4页浏览型号HD74LV123ATELL-E的Datasheet PDF文件第5页浏览型号HD74LV123ATELL-E的Datasheet PDF文件第6页浏览型号HD74LV123ATELL-E的Datasheet PDF文件第7页 
HD74LV123A  
Dual Retriggerable Monostable Multivibrators  
REJ03D0314–0600Z  
(Previous ADE-205-258D (Z))  
Rev.6.00  
Jun. 02, 2004  
Description  
The HD74LV123A features output pulse-duration control by three methods. In the first method, the A input is low and  
the B input goes high. In the second method, the B input is high and the A input goes low. In the third method, the A  
input is low, the B input is high, and the clear (CLR) input goes high.  
The basic pulse duration is programmed by selecting external resistance and capacitance values.  
The external timing capacitor must be connected between Cext and Rext/Cext (positive) and an external resistor  
connected between Rext/Cext and Vcc  
To obtain variable pulse durations, connect an external variable resistance between Rext/Cext and Vcc.  
Once triggered, the basic pulse duration can be extended by retriggering the gated low-level-active (A) or high-level-  
active (B) input. Pulse duration can be reduced by taking CLR low.  
Features  
VCC = 2.0 V to 5.5 V operation  
All inputs VIH (Max.) = 5.5 V (@VCC = 0 V to 5.5 V)  
All outputs VO (Max.) = 5.5 V (@VCC = 0 V)  
Output current ±6 mA (@VCC = 3.0 V to 3.6 V), ±12 mA (@VCC = 4.5 V to 5.5 V)  
Ordering Information  
Part Name  
Package Type  
Package Code  
Package  
Abbreviation  
Taping Abbreviation  
(Quantity)  
HD74LV123AFPEL  
HD74LV123ARPEL  
HD74LV123ATELL  
SOP–16 pin(JEITA)  
SOP–16 pin(JEDEC)  
TSSOP–16 pin  
FP–16DAV  
FP–16DNV  
TTP–16DAV  
FP  
RP  
T
EL (2,000 pcs/reel)  
EL (2,500 pcs/reel)  
ELL (2,000 pcs/reel)  
Note: Please consult the sales office for the above package availability.  
Rev.6.00 Jun. 02, 2004 page 1 of 15  

与HD74LV123ATELL-E相关器件

型号 品牌 获取价格 描述 数据表
HD74LV125A RENESAS

获取价格

Quad. Bus Buffer Gates with 3-state Outputs
HD74LV125A HITACHI

获取价格

Quad. Bus Buffer Gates with 3-state Outputs
HD74LV125AFP ETC

获取价格

BUFFER/DRIVER|SINGLE|4-BIT|LV-CMOS|SOP|14PIN|PLASTIC
HD74LV125AFP-E RENESAS

获取价格

LV/LV-A/LVX/H SERIES, QUAD 1-BIT DRIVER, TRUE OUTPUT, PDSO14, FP-14DAV
HD74LV125AFPEL RENESAS

获取价格

Quad. Bus Buffer Gates with 3-state Outputs
HD74LV125AFPEL-E RENESAS

获取价格

LV/LV-A/LVX/H SERIES, QUAD 1-BIT DRIVER, TRUE OUTPUT, PDSO14, SOP-14
HD74LV125ARP ETC

获取价格

BUFFER/DRIVER|SINGLE|4-BIT|LV-CMOS|SOP|14PIN|PLASTIC
HD74LV125ARPEL RENESAS

获取价格

Quad. Bus Buffer Gates with 3-state Outputs
HD74LV125AT ETC

获取价格

BUFFER/DRIVER|SINGLE|4-BIT|LV-CMOS|TSSOP|14PIN|PLASTIC
HD74LV125ATELL RENESAS

获取价格

Quad. Bus Buffer Gates with 3-state Outputs