5秒后页面跳转
GVT71512C18TA-5I PDF预览

GVT71512C18TA-5I

更新时间: 2024-02-11 17:57:16
品牌 Logo 应用领域
赛普拉斯 - CYPRESS 时钟静态存储器内存集成电路
页数 文件大小 规格书
29页 424K
描述
Cache SRAM, 512KX18, 3.5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100

GVT71512C18TA-5I 技术参数

是否Rohs认证: 不符合生命周期:Obsolete
零件包装代码:QFP包装说明:14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100
针数:100Reach Compliance Code:compliant
ECCN代码:3A991.B.2.AHTS代码:8542.32.00.41
风险等级:5.92最长访问时间:3.5 ns
其他特性:PIPELINED ARCHITECTURE最大时钟频率 (fCLK):200 MHz
I/O 类型:COMMONJESD-30 代码:R-PQFP-G100
JESD-609代码:e0长度:20 mm
内存密度:9437184 bit内存集成电路类型:CACHE SRAM
内存宽度:18湿度敏感等级:3
功能数量:1端子数量:100
字数:524288 words字数代码:512000
工作模式:SYNCHRONOUS最高工作温度:85 °C
最低工作温度:-40 °C组织:512KX18
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:LQFP封装等效代码:QFP100,.63X.87
封装形状:RECTANGULAR封装形式:FLATPACK, LOW PROFILE
并行/串行:PARALLEL峰值回流温度(摄氏度):NOT SPECIFIED
电源:2.5/3.3,3.3 V认证状态:Not Qualified
座面最大高度:1.6 mm最大待机电流:0.01 A
最小待机电流:3.14 V子类别:SRAMs
最大压摆率:0.51 mA最大供电电压 (Vsup):3.63 V
最小供电电压 (Vsup):3.135 V标称供电电压 (Vsup):3.3 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子面层:TIN LEAD
端子形式:GULL WING端子节距:0.65 mm
端子位置:QUAD处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:14 mmBase Number Matches:1

GVT71512C18TA-5I 数据手册

 浏览型号GVT71512C18TA-5I的Datasheet PDF文件第2页浏览型号GVT71512C18TA-5I的Datasheet PDF文件第3页浏览型号GVT71512C18TA-5I的Datasheet PDF文件第4页浏览型号GVT71512C18TA-5I的Datasheet PDF文件第5页浏览型号GVT71512C18TA-5I的Datasheet PDF文件第6页浏览型号GVT71512C18TA-5I的Datasheet PDF文件第7页 
CY7C1366A/GVT71256C36  
CY7C1367A/GVT71512C18  
256K x 36/512K x 18 Synchronous  
Pipelined SRAM  
The  
CY7C1366A/GVT71256C36  
and  
CY7C1367A/  
Features  
GVT71512C18 SRAMs integrate 262,144 x 36 and 524,288 x  
18 SRAM cells with advanced synchronous peripheral circuitry  
• Fast access times: 2.5 ns, 3.0 ns, and 3.5 ns  
and  
a 2-bit counter for internal burst operation. All  
• Fast clock speed: 225 MHz, 200 MHz, 166 MHz, and 150  
MHz  
• Fast OE access times: 2.5 ns, 3.0 ns, and 3.5 ns  
• Optimal for performance (two cycle chip deselect,  
depth expansion without wait state)  
• 3.3V –5% and +10% power supply  
• 3.3V or 2.5V I/O supply  
synchronous inputs are gated by registers controlled by a  
positive-edge-triggered Clock Input (CLK). The synchronous  
inputs include all addresses, all data inputs, address-pipelining  
Chip Enable (CE), depth-expansion Chip Enables (CE2 and  
CE3), Burst Control Inputs (ADSC, ADSP, and ADV), Write  
Enables (BWa, BWb, BWc, BWd, and BWE), and Global Write  
(GW). However, the CE3 Chip Enable input is only available  
for the TA(GVTI)/A(CY) package version.  
• 5V tolerant inputs except I/Os  
• Clamp diodes to VSS at all inputs and outputs  
• Common data inputs and data outputs  
• Byte Write Enable and Global Write control  
Asynchronous inputs include the Output Enable (OE) and  
Burst Mode Control (MODE). The data outputs (Q), enabled  
by OE, are also asynchronous.  
• Multiple chip enables for depth expansion:  
three chip enables for TA(GVTI)/A(CY) package version  
and two chip enables for B(GVTI)/BG(CY) and  
T(GVTI)/AJ(CY) package versions  
Addresses and chip enables are registered with either  
Address Status Processor (ADSP) or Address Status  
Controller (ADSC) input pins. Subsequent burst addresses  
can be internally generated as controlled by the Burst Advance  
Pin (ADV).  
• Address pipeline capability  
• Address, data and control registers  
• Internally self-timed Write Cycle  
• Burst control pins (interleaved or linear burst  
sequence)  
• Automatic power-down feature available using ZZ  
mode or CE select.  
• JTAG boundary scan for B/BG and T/AJ package  
version  
Address, data inputs, and write controls are registered on-chip  
to initiate a self-timed WRITE cycle. WRITE cycles can be one  
to four bytes wide, as controlled by the write control inputs.  
Individual byte write allows an individual byte to be written.  
BWa controls DQa. BWb controls DQb. BWc controls DQc.  
BWd controls DQd. BWa, BWb, BWc, and BWd can be active  
only with BWE being LOW. GW being LOW causes all bytes  
to be written. The x18 version only has 18 data inputs/outputs  
(DQa and DQb) along with BWa and BWb (no BWc, BWd,  
DQc, and DQd).  
• Low profile 119-bump, 14-mm x 22-mm PBGA (Ball Grid  
Array) and 100-pin TQFP packages  
For the B(GVTI)/BG(CY) and T(GVTI)/AJ(CY) package  
versions, four pins are used to implement JTAG test capabil-  
ities: Test Mode Select (TMS), Test Data-In (TDI), Test Clock  
(TCK), and Test Data-Out (TDO). The JTAG circuitry is used  
to serially shift data to and from the device. JTAG inputs use  
LVTTL/LVCMOS levels to shift data during this testing mode  
of operation. The TA package version does not offer the JTAG  
capability.  
Functional Description  
The Cypress Synchronous Burst SRAM family employs  
high-speed, low power CMOS designs using advanced  
triple-layer polysilicon, double-layer metal technology. Each  
memory cell consists of four transistors and two high valued  
resistors.  
The  
CY7C1366A/GVT71256C36  
and  
CY7C1367A/  
GVT71512C18 operate from a +3.3V power supply. All inputs  
and outputs are LVTTL compatible.  
Selection Guide  
7C1366A-225/  
71256C36-4.4  
7C1367A-225/  
71512C18-4.4  
7C1366A-200/  
71256C36-5  
7C1367A-200/  
71512C18-5  
7C1366A-166/  
71256C36-6  
7C1367A-166/  
71512C18-6  
7C1366A-150/  
71256C36-6.7  
7C1367A-150/  
71512C18-6.7  
Unit  
ns  
Maximum Access Time  
2.5  
570  
10  
3.0  
510  
10  
3.5  
425  
10  
3.5  
380  
10  
Maximum Operating Current  
Maximum CMOS Standby Current  
mA  
mA  
Cypress Semiconductor Corporation  
Document #: 38-05264 Rev. *A  
3901 North First Street  
San Jose, CA 95134  
408-943-2600  
Revised March 17, 2003  

与GVT71512C18TA-5I相关器件

型号 品牌 描述 获取价格 数据表
GVT71512C18TA-6 CYPRESS 256K x 36/512K x 18 Pipelined SRAM

获取价格

GVT71512C18TA-6.7 CYPRESS 256K x 36/512K x 18 Pipelined SRAM

获取价格

GVT71512C18TA-6.7I CYPRESS 暂无描述

获取价格

GVT71512D18B-4.4 CYPRESS Cache SRAM, 512KX18, 3ns, CMOS, PBGA119, 14 X 22 MM, 2.40 MM HEIGHT, FBGA-119

获取价格

GVT71512D18T-6.7 CYPRESS Cache SRAM, 512KX18, 4.5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100

获取价格

GVT71512D18TA-6.7 CYPRESS Cache SRAM, 512KX18, 4.5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100

获取价格