5秒后页面跳转
GS88218CGB-300I PDF预览

GS88218CGB-300I

更新时间: 2023-12-06 20:01:55
品牌 Logo 应用领域
GSI /
页数 文件大小 规格书
35页 519K
描述
119 BGA

GS88218CGB-300I 数据手册

 浏览型号GS88218CGB-300I的Datasheet PDF文件第2页浏览型号GS88218CGB-300I的Datasheet PDF文件第3页浏览型号GS88218CGB-300I的Datasheet PDF文件第4页浏览型号GS88218CGB-300I的Datasheet PDF文件第5页浏览型号GS88218CGB-300I的Datasheet PDF文件第6页浏览型号GS88218CGB-300I的Datasheet PDF文件第7页 
GS88218/36CB/D-xxxI  
333 MHz150 MHz  
512K x 18, 256K x 36  
9Mb SCD/DCD Sync Burst SRAMs  
119- and 165-Bump BGA  
Industrial Temp  
2.5 V or 3.3 V V  
DD  
2.5 V or 3.3 V I/O  
Data Output Register. Holding FT high places the RAM in  
Pipeline mode, activating the rising-edge-triggered Data Output  
Register.  
Features  
• FT pin for user-configurable flow through or pipeline operation  
• Single/Dual Cycle Deselect selectable  
• IEEE 1149.1 JTAG-compatible Boundary Scan  
• On-chip read parity checking; even or odd selectable  
• ZQ mode pin for user-selectable high/low output drive  
• 2.5 V or 3.3 V +10%/–10% core power supply  
• 2.5 V or 3.3 V I/O supply  
• LBO pin for Linear or Interleaved Burst mode  
• Internal input resistors on mode pins allow floating mode pins  
• Default to SCD x18/x36 Interleaved Pipeline mode  
• Byte Write (BW) and/or Global Write (GW) operation  
• Internal self-timed write cycle  
SCD and DCD Pipelined Reads  
The GS88218/36C88218/36C is a SCD (Single Cycle  
Deselect) and DCD (Dual Cycle Deselect) pipelined  
synchronous SRAM. DCD SRAMs pipeline disable commands  
to the same degree as read commands. SCD SRAMs pipeline  
deselect commands one stage less than read commands. SCD  
RAMs begin turning off their outputs immediately after the  
deselect command has been captured in the input registers.  
DCD RAMs hold the deselect command for one full cycle and  
then begin turning off their outputs just after the second rising  
edge of clock. The user may configure this SRAM for either  
mode of operation using the SCD mode input.  
• Automatic power-down for portable applications  
• JEDEC-standard 119- and 165-bump BGA packages  
• RoHS-Compliant 119-bump and 165-bump BGA packages  
available  
Byte Write and Global Write  
Byte write operation is performed by using Byte Write enable  
(BW) input combined with one or more individual byte write  
signals (Bx). In addition, Global Write (GW) is available for  
writing all bytes at one time, regardless of the Byte Write  
control inputs.  
Functional Description  
Applications  
The GS88218/36C is a 9,437,184-bit high performance  
synchronous SRAM with a 2-bit burst address counter. Although  
of a type originally developed for Level 2 Cache applications  
supporting high performance CPUs, the device now finds  
application in synchronous SRAM applications, ranging from  
DSP main store to networking chip set support.  
FLXDrive™  
The ZQ pin allows selection between high drive strength (ZQ low)  
for multi-drop bus applications and normal drive strength (ZQ  
floating or high) point-to-point applications. See the Output Driver  
Characteristics chart for details.  
Controls  
Addresses, data I/Os, chip enable (E1), address burst control  
inputs (ADSP, ADSC, ADV), and write control inputs (Bx, BW,  
GW) are synchronous and are controlled by a positive-edge-  
triggered clock input (CK). Output enable (G) and power down  
control (ZZ) are asynchronous inputs. Burst cycles can be initiated  
with either ADSP or ADSC inputs. In Burst mode, subsequent  
burst addresses are generated internally and are controlled by  
ADV. The burst address counter may be configured to count in  
either linear or interleave order with the Linear Burst Order (LBO)  
input. The Burst function need not be used. New addresses can be  
loaded on every cycle with no degradation of chip performance.  
Sleep Mode  
Low power (Sleep mode) is attained through the assertion  
(High) of the ZZ signal, or by stopping the clock (CK).  
Memory data is retained during Sleep mode.  
Core and Interface Voltages  
The GS88218/36C operates on a 2.5 V or 3.3 V power supply.  
All input are 3.3 V and 2.5 V compatible. Separate output  
power (V  
) pins are used to decouple output noise from the  
DDQ  
internal circuits and are 3.3 V and 2.5 V compatible.  
Flow Through/Pipeline Reads  
The function of the Data Output register can be controlled by the  
user via the FT mode . Holding the FT mode pin low places the  
RAM in Flow Through mode, causing output data to bypass the  
Parameter Synopsis  
-333I  
-300I  
-250I  
-200I  
-150I  
Unit  
tKQ  
2.5  
3.0  
2.5  
3.3  
2.5  
4.0  
3.0  
5.0  
3.8  
6.7  
ns  
ns  
tCycle  
Pipeline  
3-1-1-1  
Curr (x18)  
Curr (x32/x36)  
260  
300  
245  
280  
215  
245  
190  
215  
160  
180  
mA  
mA  
tKQ  
4.5  
4.5  
5.0  
5.0  
5.5  
5.5  
6.5  
6.5  
7.5  
7.5  
ns  
ns  
tCycle  
Flow Through  
2-1-1-1  
Curr (x18)  
Curr (x32/x36)  
200  
225  
185  
210  
180  
200  
160  
180  
148  
165  
mA  
mA  
Rev: 1.05 7/2012  
1/35  
© 2011, GSI Technology  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.  

与GS88218CGB-300I相关器件

型号 品牌 描述 获取价格 数据表
GS88218CGB-333 GSI 119 BGA

获取价格

GS88218CGB-333I GSI 119 BGA

获取价格

GS88218CGB-333T GSI Cache SRAM, 512KX18, 4.5ns, CMOS, PBGA119, ROHS COMPLIANT, FPBGA-119

获取价格

GS88218CGD-150 GSI 165 BGA

获取价格

GS88218CGD-150I GSI 165 BGA

获取价格

GS88218CGD-150IV GSI 165 BGA

获取价格