5秒后页面跳转
GS88037CGT-333 PDF预览

GS88037CGT-333

更新时间: 2024-09-21 13:48:11
品牌 Logo 应用领域
GSI /
页数 文件大小 规格书
20页 296K
描述
100 TQFP

GS88037CGT-333 技术参数

是否无铅: 不含铅是否Rohs认证: 符合
生命周期:Active零件包装代码:QFP
包装说明:LQFP, QFP100,.63X.87针数:100
Reach Compliance Code:compliantECCN代码:3A991.B.2.B
HTS代码:8542.32.00.41Factory Lead Time:8 weeks
风险等级:5.61最长访问时间:2 ns
其他特性:PIPELINED ARCHITECTURE, IT ALSO OPERATES WITH 3 V TO 3.6 V SUPPLY最大时钟频率 (fCLK):333 MHz
I/O 类型:COMMONJESD-30 代码:R-PQFP-G100
JESD-609代码:e3长度:20 mm
内存密度:9437184 bit内存集成电路类型:CACHE SRAM
内存宽度:36湿度敏感等级:3
功能数量:1端子数量:100
字数:262144 words字数代码:256000
工作模式:SYNCHRONOUS最高工作温度:70 °C
最低工作温度:组织:256KX36
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:LQFP封装等效代码:QFP100,.63X.87
封装形状:RECTANGULAR封装形式:FLATPACK, LOW PROFILE
并行/串行:PARALLEL峰值回流温度(摄氏度):260
电源:2.5/3.3 V认证状态:Not Qualified
座面最大高度:1.6 mm最大待机电流:0.025 A
最小待机电流:2.3 V子类别:SRAMs
最大压摆率:0.24 mA最大供电电压 (Vsup):2.7 V
最小供电电压 (Vsup):2.3 V标称供电电压 (Vsup):2.5 V
表面贴装:YES技术:CMOS
温度等级:COMMERCIAL端子面层:PURE MATTE TIN
端子形式:GULL WING端子节距:0.65 mm
端子位置:QUAD处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:14 mmBase Number Matches:1

GS88037CGT-333 数据手册

 浏览型号GS88037CGT-333的Datasheet PDF文件第2页浏览型号GS88037CGT-333的Datasheet PDF文件第3页浏览型号GS88037CGT-333的Datasheet PDF文件第4页浏览型号GS88037CGT-333的Datasheet PDF文件第5页浏览型号GS88037CGT-333的Datasheet PDF文件第6页浏览型号GS88037CGT-333的Datasheet PDF文件第7页 
GS88037CT-xxx  
333 MHz200 MHz  
256K x 36  
9Mb Sync Burst SRAM  
100-Pin TQFP  
Commercial Temp  
2.5 V or 3.3 V V  
DD  
2.5 V or 3.3 V I/O  
Burst mode, subsequent burst addresses are generated  
Features  
internally and are controlled by ADV. The burst address  
counter may be configured to count in either linear or  
interleave order with the Linear Burst Order (LBO) input. The  
Burst function need not be used. New addresses can be loaded  
on every cycle with no degradation of chip performance.  
• Single Cycle Deselect (SCD) operation  
• 2.5 V or 3.3 V +10%/–10% core power supply  
• 2.5 V or 3.3 V I/O supply  
• LBO pin for Linear or Interleaved Burst mode  
• Internal input resistors on mode pins allow floating mode pins  
• Default to Interleaved Pipeline mode  
SCD Pipelined Reads  
• Byte Write (BW) and/or Global Write (GW) operation  
• Internal self-timed write cycle  
• Automatic power-down for portable applications  
• JEDEC-standard 100-lead TQFP package  
• Ro-HS-compliant 100-lead TQFP package available  
The GS88037CT is a SCD (Single Cycle Deselect) pipelined  
synchronous SRAM. DCD (Dual Cycle Deselect) versions are  
also available. SCD SRAMs pipeline deselect commands one  
stage less than read commands. SCD RAMs begin turning off  
their outputs immediately after the deselect command has been  
captured in the input registers.  
Functional Description  
Byte Write and Global Write  
Byte write operation is performed by using Byte Write enable  
(BW) input combined with one or more individual byte write  
signals (Bx). In addition, Global Write (GW) is available for  
writing all bytes at one time, regardless of the Byte Write  
control inputs.  
Applications  
The GS88037CT is a 9,437,184-bit (8,388,608-bit for x32  
version) high performance synchronous SRAM with a  
2-bit burst address counter. Although of a type originally  
developed for Level 2 Cache applications supporting high  
performance CPUs, the device now finds application in  
synchronous SRAM applications, ranging from DSP main  
store to networking chip set support.  
Sleep Mode  
Low power (Sleep mode) is attained through the assertion  
(High) of the ZZ signal, or by stopping the clock (CK).  
Memory data is retained during Sleep mode.  
Controls  
Addresses, data I/Os, chip enables (E1, E2, E3), address burst  
control inputs (ADSP, ADSC, ADV), and write control inputs  
(Bx, BW, GW) are synchronous and are controlled by a  
positive-edge-triggered clock input (CK). Output enable (G)  
and power down control (ZZ) are asynchronous inputs. Burst  
cycles can be initiated with either ADSP or ADSC inputs. In  
Core and Interface Voltages  
The GS88037CT operates on a 2.5 V or 3.3 V power supply.  
All input are 3.3 V and 2.5 V compatible. Separate output  
power (V  
) pins are used to decouple output noise from the  
DDQ  
internal circuits and are 3.3 V and 2.5 V compatible.  
Parameter Synopsis  
-333  
-300  
-250  
-200  
Unit  
Pipeline  
3-1-1-1  
t
2.0  
3.0  
2.2  
3.3  
2.3  
4.0  
2.7  
5.0  
ns  
ns  
KQ  
tCycle  
Curr (x36)  
280  
260  
225  
195  
mA  
Rev: 1.04 7/2012  
1/20  
© 2011, GSI Technology  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.  

与GS88037CGT-333相关器件

型号 品牌 获取价格 描述 数据表
GS88037CGT-333I GSI

获取价格

100 TQFP
GS88037CGT-333IV GSI

获取价格

100 TQFP
GS88037CGT-333V GSI

获取价格

100 TQFP
GS88037CT-200T GSI

获取价格

Cache SRAM, 256KX36, 2.7ns, CMOS, PQFP100, TQFP-100
GS88037CT-250IVT GSI

获取价格

Cache SRAM, 256KX36, 2.5ns, CMOS, PQFP100, TQFP-100
GS88037CT-300 GSI

获取价格

Cache SRAM, 256KX36, 2.2ns, CMOS, PQFP100, TQFP-100
GS88037CT-300IT GSI

获取价格

Cache SRAM, 256KX36, 2.2ns, CMOS, PQFP100, TQFP-100
GS88037CT-300T GSI

获取价格

Cache SRAM, 256KX36, 2.2ns, CMOS, PQFP100, TQFP-100
GS880E18AGT-133 GSI

获取价格

Cache SRAM, 512KX18, 8.5ns, CMOS, PQFP100, TQFP-100
GS880E18AGT-133I GSI

获取价格

Cache SRAM, 512KX18, 8.5ns, CMOS, PQFP100, TQFP-100