5秒后页面跳转
GS832018GT-200I PDF预览

GS832018GT-200I

更新时间: 2024-11-19 07:02:07
品牌 Logo 应用领域
GSI 存储内存集成电路静态存储器时钟
页数 文件大小 规格书
25页 645K
描述
2M x 18, 1M x 32, 1M x 36 36Mb Sync Burst SRAMs

GS832018GT-200I 技术参数

是否无铅:不含铅是否Rohs认证:符合
生命周期:Obsolete零件包装代码:QFP
包装说明:LQFP, QFP100,.63X.87针数:100
Reach Compliance Code:compliantECCN代码:3A991.B.2.B
HTS代码:8542.32.00.41风险等级:5.7
Is Samacsys:N最长访问时间:7.5 ns
其他特性:FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 3.3V SUPPLY最大时钟频率 (fCLK):200 MHz
I/O 类型:COMMONJESD-30 代码:R-PQFP-G100
JESD-609代码:e3长度:20 mm
内存密度:37748736 bit内存集成电路类型:CACHE SRAM
内存宽度:18湿度敏感等级:3
功能数量:1端子数量:100
字数:2097152 words字数代码:2000000
工作模式:SYNCHRONOUS最高工作温度:85 °C
最低工作温度:-40 °C组织:2MX18
输出特性:3-STATE封装主体材料:PLASTIC/EPOXY
封装代码:LQFP封装等效代码:QFP100,.63X.87
封装形状:RECTANGULAR封装形式:FLATPACK, LOW PROFILE
并行/串行:PARALLEL峰值回流温度(摄氏度):260
电源:2.5/3.3 V认证状态:Not Qualified
座面最大高度:1.6 mm最大待机电流:0.08 A
最小待机电流:3.14 V子类别:SRAMs
最大压摆率:0.245 mA最大供电电压 (Vsup):2.7 V
最小供电电压 (Vsup):2.3 V标称供电电压 (Vsup):2.5 V
表面贴装:YES技术:CMOS
温度等级:INDUSTRIAL端子面层:PURE MATTE TIN
端子形式:GULL WING端子节距:0.65 mm
端子位置:QUAD处于峰值回流温度下的最长时间:NOT SPECIFIED
宽度:14 mmBase Number Matches:1

GS832018GT-200I 数据手册

 浏览型号GS832018GT-200I的Datasheet PDF文件第2页浏览型号GS832018GT-200I的Datasheet PDF文件第3页浏览型号GS832018GT-200I的Datasheet PDF文件第4页浏览型号GS832018GT-200I的Datasheet PDF文件第5页浏览型号GS832018GT-200I的Datasheet PDF文件第6页浏览型号GS832018GT-200I的Datasheet PDF文件第7页 
Preliminary  
GS832018/32/36T-250/225/200/166/150/133  
250 MHz133 MHz  
100-Pin TQFP  
Commercial Temp  
Industrial Temp  
2M x 18, 1M x 32, 1M x 36  
36Mb Sync Burst SRAMs  
2.5 V or 3.3 V V  
DD  
2.5 V or 3.3 V I/O  
cycles can be initiated with either ADSP or ADSC inputs. In  
Burst mode, subsequent burst addresses are generated  
internally and are controlled by ADV. The burst address  
counter may be configured to count in either linear or  
interleave order with the Linear Burst Order (LBO) input. The  
Burst function need not be used. New addresses can be loaded  
on every cycle with no degradation of chip performance.  
Features  
• FT pin for user-configurable flow through or pipeline  
operation  
• Single Cycle Deselect (SCD) operation  
• 2.5 V or 3.3 V +10%/10% core power supply  
• 2.5 V or 3.3 V I/O supply  
• LBO pin for Linear or Interleaved Burst mode  
• Internal input resistors on mode pins allow floating mode pins  
• Default to Interleaved Pipeline mode  
Flow Through/Pipeline Reads  
The function of the Data Output register can be controlled by  
the user via the FT mode pin (Pin 14). Holding the FT mode  
pin low places the RAM in Flow Through mode, causing  
output data to bypass the Data Output Register. Holding FT  
high places the RAM in Pipeline mode, activating the rising-  
edge-triggered Data Output Register.  
• Byte Write (BW) and/or Global Write (GW) operation  
• Internal self-timed write cycle  
• Automatic power-down for portable applications  
• JEDEC-standard 100-lead TQFP package  
• Pb-Free 100-lead TQFP package available  
Byte Write and Global Write  
Functional Description  
Byte write operation is performed by using Byte Write enable  
(BW) input combined with one or more individual byte write  
signals (Bx). In addition, Global Write (GW) is available for  
writing all bytes at one time, regardless of the Byte Write  
control inputs.  
Applications  
The GS832018/32/36T is a 37,748,736-bit high performance  
synchronous SRAM with a 2-bit burst address counter.  
Although of a type originally developed for Level 2 Cache  
applications supporting high performance CPUs, the device  
now finds application in synchronous SRAM applications,  
ranging from DSP main store to networking chip set support.  
Sleep Mode  
Low power (Sleep mode) is attained through the assertion  
(High) of the ZZ signal, or by stopping the clock (CK).  
Memory data is retained during Sleep mode.  
Controls  
Addresses, data I/Os, chip enables (E1, E2, E3), address burst  
control inputs (ADSP, ADSC, ADV), and write control inputs  
(Bx, BW, GW) are synchronous and are controlled by a  
positive-edge-triggered clock input (CK). Output enable (G)  
and power down control (ZZ) are asynchronous inputs. Burst  
Core and Interface Voltages  
The GS832018/32/36T operates on a 2.5 V or 3.3 V power  
supply. All input are 3.3 V and 2.5 V compatible. Separate  
output power (V  
) pins are used to decouple output noise  
DDQ  
from the internal circuits and are 3.3 V and 2.5 V compatible.  
Parameter Synopsis  
-250 -225 -200 -166 -150 -133 Unit  
t
2.5 2.7 3.0 3.5 3.8 4.0 ns  
4.0 4.4 5.0 6.0 6.6 7.5 ns  
KQ  
Pipeline  
3-1-1-1  
tCycle  
Curr (x18) 285 265 245 220 210 185 mA  
Curr (x32/x36) 350 320 295 260 240 215 mA  
t
6.5 7.0 7.5 8.0 8.5 8.5 ns  
6.5 7.0 7.5 8.0 8.5 8.5 ns  
KQ  
Flow  
Through  
2-1-1-1  
tCycle  
Curr (x18) 205 195 185 175 165 155 mA  
Curr (x32/x36) 235 225 210 200 190 175 mA  
Rev: 1.02 10/2004  
1/25  
© 2003, GSI Technology  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.  

与GS832018GT-200I相关器件

型号 品牌 获取价格 描述 数据表
GS832018GT-200IV GSI

获取价格

2M x 18, 1M x 32, 1M x 36 36Mb Sync Burst SRAMs
GS832018GT-200IVT GSI

获取价格

Cache SRAM, 2MX18, 7.5ns, CMOS, PQFP100, ROHS COMPLIANT, TQFP-100
GS832018GT-200V GSI

获取价格

2M x 18, 1M x 32, 1M x 36 36Mb Sync Burst SRAMs
GS832018GT-200VT GSI

获取价格

Cache SRAM, 2MX18, 7.5ns, CMOS, PQFP100, ROHS COMPLIANT, TQFP-100
GS832018GT-225 GSI

获取价格

2M x 18, 1M x 32, 1M x 36 36Mb Sync Burst SRAMs
GS832018GT-225I GSI

获取价格

2M x 18, 1M x 32, 1M x 36 36Mb Sync Burst SRAMs
GS832018GT-225IV GSI

获取价格

2M x 18, 1M x 32, 1M x 36 36Mb Sync Burst SRAMs
GS832018GT-225T GSI

获取价格

Cache SRAM, 2MX18, 7ns, CMOS, PQFP100, ROHS COMPLIANT, TQFP-100
GS832018GT-225V GSI

获取价格

2M x 18, 1M x 32, 1M x 36 36Mb Sync Burst SRAMs
GS832018GT-250 GSI

获取价格

2M x 18, 1M x 32, 1M x 36 36Mb Sync Burst SRAMs