5秒后页面跳转
GS8160F36DGT-7.5 PDF预览

GS8160F36DGT-7.5

更新时间: 2023-12-06 20:02:09
品牌 Logo 应用领域
GSI /
页数 文件大小 规格书
22页 292K
描述
100 TQFP

GS8160F36DGT-7.5 数据手册

 浏览型号GS8160F36DGT-7.5的Datasheet PDF文件第2页浏览型号GS8160F36DGT-7.5的Datasheet PDF文件第3页浏览型号GS8160F36DGT-7.5的Datasheet PDF文件第4页浏览型号GS8160F36DGT-7.5的Datasheet PDF文件第5页浏览型号GS8160F36DGT-7.5的Datasheet PDF文件第6页浏览型号GS8160F36DGT-7.5的Datasheet PDF文件第7页 
GS8160F18/32/36DGT-6.5/7.5  
6.5 ns – 7.5 ns  
100-Pin TQFP  
Commercial Temp  
Industrial Temp  
1M x 18, 512K x 32, 512K x 36  
18Mb Sync Burst SRAMs  
2.5 V or 3.3 V V  
DD  
2.5 V or 3.3 V I/O  
positive-edge-triggered clock input (CK). Output enable (G)  
and power down control (ZZ) are asynchronous inputs. Burst  
cycles can be initiated with either ADSP or ADSC inputs. In  
Burst mode, subsequent burst addresses are generated  
internally and are controlled by ADV. The burst address  
counter may be configured to count in either linear or  
interleave order with the Linear Burst Order (LBO) input. The  
Burst function need not be used. New addresses can be loaded  
on every cycle with no degradation of chip performance.  
Features  
• Flow Through mode operation  
• Single Cycle Deselect (SCD) operation  
• 2.5 V or 3.3 V +10%/10% core power supply  
• 2.5 V or 3.3 V I/O supply  
• LBO pin for Linear or Interleaved Burst mode  
• Internal input resistors on mode pins allow floating mode pins  
• Byte Write (BW) and/or Global Write (GW) operation  
• Internal self-timed write cycle  
• Automatic power-down for portable applications  
• RoHS-compliant 100-lead TQFP package available  
Byte Write and Global Write  
Byte write operation is performed by using Byte Write enable  
(BW) input combined with one or more individual byte write  
signals (Bx). In addition, Global Write (GW) is available for  
writing all bytes at one time, regardless of the Byte Write  
control inputs.  
Functional Description  
Applications  
The GS8160F18/32/36DGT is an 18,874,368-bit high  
performance synchronous SRAM with a 2-bit burst address  
counter. Although of a type originally developed for Level 2  
Cache applications supporting high performance CPUs, the  
device now finds application in synchronous SRAM  
applications, ranging from DSP main store to networking chip  
set support.  
Sleep Mode  
Low power (Sleep mode) is attained through the assertion  
(High) of the ZZ signal, or by stopping the clock (CK).  
Memory data is retained during Sleep mode.  
Core and Interface Voltages  
The GS8160F18/32/36DGT operates on a 3.3 V or 2.5 V  
power supply. All input are 3.3 V and 2.5 V compatible.  
Controls  
Separate output power (V  
) pins are used to decouple  
Addresses, data I/Os, chip enables (E1, E2, E3), address burst  
control inputs (ADSP, ADSC, ADV), and write control inputs  
(Bx, BW, GW) are synchronous and are controlled by a  
DDQ  
output noise from the internal circuits and are 3.3 V and 2.5 V  
compatible.  
Parameter Synopsis  
-6.5  
-7.5  
Unit  
t
6.5  
6.5  
7.5  
7.5  
ns  
ns  
KQ  
Flow Through  
2-1-1-1  
tCycle  
Curr (x18)  
Curr (x32/x36)  
205  
225  
190  
205  
mA  
mA  
Rev: 1.01 10/2013  
1/22  
© 2013, GSI Technology  
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.  

与GS8160F36DGT-7.5相关器件

型号 品牌 描述 获取价格 数据表
GS8160F36DGT-7.5I GSI 100 TQFP

获取价格

GS8160F36GT-5.5 GSI Cache SRAM, 512KX36, 5.5ns, CMOS, PQFP100, TQFP-100

获取价格

GS8160F36GT-5.5T GSI Cache SRAM, 512KX36, 5.5ns, CMOS, PQFP100, TQFP-100

获取价格

GS8160F36GT-6.5 GSI Cache SRAM, 512KX36, 6.5ns, CMOS, PQFP100, TQFP-100

获取价格

GS8160F36GT-6.5T GSI Cache SRAM, 512KX36, 6.5ns, CMOS, PQFP100, TQFP-100

获取价格

GS8160F36GT-6T GSI Cache SRAM, 512KX36, 6ns, CMOS, PQFP100, TQFP-100

获取价格